亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲(chóng)蟲(chóng)首頁(yè)| 資源下載| 資源專輯| 精品軟件
登錄| 注冊(cè)

picel-rate

  • LTC3207,LTC3207-1用戶指南

      The LTC®3207/LTC3207-1 is a 600mA LED/Camera driverwhich illuminates 12 Universal LEDs (ULEDs) and onecamera fl ash LED. The ULEDs are considered universalbecause they may be individually turned on or off, setin general purpose output (GPO) mode, set to blink at aselected on-time and period, or gradate on and off at aselected gradation rate. This device also has an externalenable (ENU) pin that may be used to blink, gradate, orturn on/off the LEDs without using the I2C bus. This may beuseful if the microprocessor is in sleep or standby mode. Ifused properly, these features may save valuable memoryspace, programming time, and reduce the I2C traffi c.

    標(biāo)簽: 3207 LTC 用戶

    上傳時(shí)間: 2014-01-04

    上傳用戶:LANCE

  • XAPP806 -決定DDR反饋時(shí)鐘的最佳DCM相移

    This application note describes how to build a system that can be used for determining theoptimal phase shift for a Double Data Rate (DDR) memory feedback clock. In this system, theDDR memory is controlled by a controller that attaches to either the OPB or PLB and is used inan embedded microprocessor application. This reference system also uses a DCM that isconfigured so that the phase of its output clock can be changed while the system is running anda GPIO core that controls that phase shift. The GPIO output is controlled by a softwareapplication that can be run on a PowerPC® 405 or Microblaze™ microprocessor.

    標(biāo)簽: XAPP 806 DDR DCM

    上傳時(shí)間: 2014-11-26

    上傳用戶:erkuizhang

  • XAPP740利用AXI互聯(lián)設(shè)計(jì)高性能視頻系統(tǒng)

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標(biāo)簽: XAPP 740 AXI 互聯(lián)

    上傳時(shí)間: 2013-11-23

    上傳用戶:shen_dafa

  • DRAM內(nèi)存模塊的設(shè)計(jì)技術(shù)

    第二部分:DRAM 內(nèi)存模塊的設(shè)計(jì)技術(shù)..............................................................143第一章 SDR 和DDR 內(nèi)存的比較..........................................................................143第二章 內(nèi)存模塊的疊層設(shè)計(jì).............................................................................145第三章 內(nèi)存模塊的時(shí)序要求.............................................................................1493.1 無(wú)緩沖(Unbuffered)內(nèi)存模塊的時(shí)序分析.......................................1493.2 帶寄存器(Registered)的內(nèi)存模塊時(shí)序分析...................................154第四章 內(nèi)存模塊信號(hào)設(shè)計(jì).................................................................................1594.1 時(shí)鐘信號(hào)的設(shè)計(jì).......................................................................................1594.2 CS 及CKE 信號(hào)的設(shè)計(jì)..............................................................................1624.3 地址和控制線的設(shè)計(jì)...............................................................................1634.4 數(shù)據(jù)信號(hào)線的設(shè)計(jì)...................................................................................1664.5 電源,參考電壓Vref 及去耦電容.........................................................169第五章 內(nèi)存模塊的功耗計(jì)算.............................................................................172第六章 實(shí)際設(shè)計(jì)案例分析.................................................................................178 目前比較流行的內(nèi)存模塊主要是這三種:SDR,DDR,RAMBUS。其中,RAMBUS內(nèi)存采用阻抗受控制的串行連接技術(shù),在這里我們將不做進(jìn)一步探討,本文所總結(jié)的內(nèi)存設(shè)計(jì)技術(shù)就是針對(duì)SDRAM 而言(包括SDR 和DDR)?,F(xiàn)在我們來(lái)簡(jiǎn)單地比較一下SDR 和DDR,它們都被稱為同步動(dòng)態(tài)內(nèi)存,其核心技術(shù)是一樣的。只是DDR 在某些功能上進(jìn)行了改進(jìn),所以DDR 有時(shí)也被稱為SDRAM II。DDR 的全稱是Double Data Rate,也就是雙倍的數(shù)據(jù)傳輸率,但是其時(shí)鐘頻率沒(méi)有增加,只是在時(shí)鐘的上升和下降沿都可以用來(lái)進(jìn)行數(shù)據(jù)的讀寫(xiě)操作。對(duì)于SDR 來(lái)說(shuō),市面上常見(jiàn)的模塊主要有PC100/PC133/PC166,而相應(yīng)的DDR內(nèi)存則為DDR200(PC1600)/DDR266(PC2100)/DDR333(PC2700)。

    標(biāo)簽: DRAM 內(nèi)存模塊 設(shè)計(jì)技術(shù)

    上傳時(shí)間: 2013-10-18

    上傳用戶:宋桃子

  • ADAM-5510KW中FPID/PID功能塊之實(shí)現(xiàn)及應(yīng)用

    ADAM-5510KW中FPID/PID功能塊之實(shí)現(xiàn)及應(yīng)用一、 ADAM-5510KW實(shí)現(xiàn)PID控制的方法1、ADAM-5510KW可以使用Multiprog軟件提供的FPID和PID功能塊來(lái)實(shí)現(xiàn)PID控制。2、ADAM-5510KW對(duì)可以使用的PID控制回路并無(wú)限制,實(shí)際上,取決于Scan Rate,ScanRate越低,則允許的PID回路越多。3、在實(shí)際應(yīng)用中,流量、液位、壓力、溫度等等對(duì)象都可以進(jìn)行控制。對(duì)于流量、液位、壓力等等參數(shù)可以用傳感器或變送器轉(zhuǎn)換為電壓/電流信號(hào)接入模擬量輸入模塊ADAM-5017進(jìn)行采集;對(duì)于溫度可以用熱電偶模塊ADAM-5018或熱電阻模塊ADAM-5013進(jìn)行采集;輸出的執(zhí)行機(jī)構(gòu)例如調(diào)節(jié)閥、風(fēng)扇等等可由模擬量輸出模塊ADAM-5024進(jìn)行控制。二、 ADAM-5510KW中如何調(diào)用FPID/PID功能塊1、FPID功能塊在ProconOS.fwl庫(kù)中,先將庫(kù)添加進(jìn)Project中。

    標(biāo)簽: ADAM 5510 FPID PID

    上傳時(shí)間: 2013-10-12

    上傳用戶:it男一枚

  • 確定任務(wù)參數(shù)的溫度記錄儀

    Logger iButton devices have gained a lot of popularity with researchers. Although free evaluation software is easy to use and welldocumented, the choices and inputs that need to be made can sometimes be challenging. This application note explains technicalterms that are common with temperature logger iButtons and how they relate to each other. Additionally, it presents an algorithm tohelp users choose the necessary input parameters, including the sample rate based on a user's needs and the available memory tostore the data.

    標(biāo)簽: 參數(shù) 溫度記錄儀

    上傳時(shí)間: 2013-11-16

    上傳用戶:xywhw1

  • XAPP713 -Virtex-4 RocketIO誤碼率測(cè)試器

      The data plane of the reference design consists of a configurable multi-channel XBERT modulethat generates and checks high-speed serial data transmitted and received by the MGTs. Eachchannel in the XBERT module consists of two MGTs (MGTA and MGTB), which physicallyoccupy one MGT tile in the Virtex-4 FPGA. Each MGT has its own pattern checker, but bothMGTs in a channel share the same pattern generator. Each channel can load a differentpattern. The MGT serial rate depends on the reference clock frequency and the internal PMAdivider settings. The reference design can be scaled anywhere from one channel (two MGTs)to twelve channels (twenty-four MGTs).

    標(biāo)簽: RocketIO Virtex XAPP 713

    上傳時(shí)間: 2013-12-25

    上傳用戶:jkhjkh1982

  • S3C44BOX的BIOS??墒褂玫拿睿篽elp --- show help ? --- = help date --- show or set current date time --

    S3C44BOX的BIOS??墒褂玫拿睿篽elp --- show help ? --- = help date --- show or set current date time --- show or set current time setweek --- set weekday clock --- show system running clock setmclk --- set system running clock setbaud ------ set baud rate ipcfg ------ show or set IP address load ------ load file to ram comload ------ load file from serial port run ------ run from sdram prog ------ program flash copy ------ copy flash from src to dst address boot ------ boot from flash backup ------ move bios to the top of flash md ------ show memory data move ------ move program from flash to sdram

    標(biāo)簽: help date show current

    上傳時(shí)間: 2015-01-22

    上傳用戶:ANRAN

  • This model simulates a CDMA2000 1xRTT Forward link (between Base Station and Mobile Station). In par

    This model simulates a CDMA2000 1xRTT Forward link (between Base Station and Mobile Station). In particular, it simulates the Radio Configuration 3 of a Forward Fundamental channel. The block CDMA2k: Initial settings allows you to set different parameters such as data rate, Power Control SubChannel insertion rate, spreading code index, QOSF index and the channel model.

    標(biāo)簽: Station simulates Forward between

    上傳時(shí)間: 2015-03-28

    上傳用戶:13215175592

  • This an adaptive receiver for a direct-sequence spread spectrum (DS-SS) system over an AWGN channel.

    This an adaptive receiver for a direct-sequence spread spectrum (DS-SS) system over an AWGN channel. The adaptive receiver block is modified from the LMS adaptive filter block in DSP Blockset. For DS-SS signal reception, the adaptive filter needs to have multi-rate operation. The input sample rate is equal to chip rate and the output is at symbol rate. Two rates are related by PG, processing gain

    標(biāo)簽: direct-sequence adaptive receiver spectrum

    上傳時(shí)間: 2014-01-16

    上傳用戶:D&L37

主站蜘蛛池模板: 蓬莱市| 自贡市| 昔阳县| 浑源县| 周宁县| 文山县| 手游| 苏尼特左旗| 高青县| 富川| 乌拉特中旗| 鲁山县| 富民县| 长顺县| 防城港市| 宜黄县| 贡山| 百色市| 新密市| 通道| 内乡县| 隆子县| 波密县| 凤山县| 久治县| 尉犁县| 寿阳县| 石阡县| 宁化县| 喀喇沁旗| 巴彦淖尔市| 克东县| 湾仔区| 巴中市| 北海市| 洪雅县| 当雄县| 洛阳市| 望江县| 志丹县| 开阳县|