亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

programming-a-tutorial-guide-symb

  • Altera Quartus II Tutorial

    Altera Quartus II Tutorial

    標簽: Tutorial Quartus Altera II

    上傳時間: 2013-10-22

    上傳用戶:jjj0202

  • Create a 1-Wire Master with Xilinx PicoBlaze

    Abstract: Designers who must interface 1-Wire temperature sensors with Xilinx field-programmable gate arrays(FPGAs) can use this reference design to drive a DS28EA00 1-Wire slave device. The downloadable softwarementioned in this document can also be used as a starting point to connect other 1-Wire slave devices. The systemimplements a 1-Wire master connected to a UART and outputs temperature to a PC from the DS28EA00 temperaturesensor. In addition, high/low alarm outputs are displayed from the DS28EA00 PIO pins using LEDs.

    標簽: PicoBlaze Create Master Xilinx

    上傳時間: 2013-11-05

    上傳用戶:a6697238

  • Spartan-3E Starter Kit Board User Guide

    Spartan-3E Starter Kit Board User Guide英語版的介紹,很適合初學者學習學習

    標簽: Spartan Starter Board Guide

    上傳時間: 2013-10-14

    上傳用戶:18165383642

  • AstroII-EVB-F1K(A)-L144開發(fā)板用戶指南

        AstroII-EVB-F1K(A)-L144開發(fā)板用戶指南

    標簽: AstroII-EVB-F 144 開發(fā)板 用戶

    上傳時間: 2013-11-22

    上傳用戶:zhichenglu

  • Employing a Single-Chip Transceiver in Femtocell Base-Station Applications

    Abstract: This application note discusses the development and deployment of 3G cellular femtocell base stations. The technicalchallenges for last-mile residential connectivity and adding system capacity in dense urban environments are discussed, with 3Gfemtocell base stations as a cost-effective solution. Maxim's 3GPP TS25.104-compliant transceiver solution is presented along withcomplete radio reference designs such as RD2550. For more information on the RD2550, see reference design 5364, "FemtocellRadio Reference Designs Using the MAX2550–MAX2553 Transceivers."

    標簽: Base-Station Applications Single-Chip Transceiver

    上傳時間: 2013-11-07

    上傳用戶:songrui

  • XAPP503-針對Xilinx器件的SVF和XSVF文件格式

    This application note provides users with a general understanding of the SVF and XSVF fileformats as they apply to Xilinx devices. Some familiarity with IEEE STD 1149.1 (JTAG) isassumed. For information on using Serial Vector Format (SVF) and Xilinx Serial Vector Format(XSVF) files in embedded programming applications

    標簽: Xilinx XAPP XSVF 503

    上傳時間: 2013-10-21

    上傳用戶:tiantwo

  • XAPP452-Spartan-3高級配置架構

    This application note provides a detailed description of the Spartan™-3 configurationarchitecture. It explains the composition of the bitstream file and how this bitstream isinterpreted by the configuration logic to program the part. Additionally, a methodology ispresented that will guide the user through the readback process. This information can be usedfor partial reconfiguration or partial readback.

    標簽: Spartan XAPP 452 架構

    上傳時間: 2013-11-05

    上傳用戶:透明的心情

  • XAPP424 - 嵌入式JTAG ACE播放器

    This application note contains a reference design consisting of HDL IP and Xilinx AdvancedConfiguration Environment (ACE) software utilities that give designers great flexibility increating in-system programming (ISP) solutions. In-system programming support allowsdesigners to revise existing designs, package the new bitstream programming files with theprovided software utilities, and update the remote system through the JTAG interface using theEmbedded JTAG ACE Player.

    標簽: XAPP JTAG 424 ACE

    上傳時間: 2013-11-14

    上傳用戶:JIMMYCB001

  • DS306-PPC405 Virtex-4 Wrapper

    The PPC405 Virtex-4 is a wrapper around the Virtex-4PowerPC™ 405 Processor Block primitive. For detailsregarding the PowerPC 405, see the PowerPC 405 ProcessorBlock Reference Guide.

    標簽: Wrapper Virtex 306 405

    上傳時間: 2014-12-05

    上傳用戶:flg0001

  • WP369可擴展式處理平臺-各種嵌入式系統(tǒng)的理想解決方案

    WP369可擴展式處理平臺-各種嵌入式系統(tǒng)的理想解決方案 :Delivering unrivaled levels of system performance,flexibility, scalability, and integration to developers,Xilinx's architecture for a new Extensible Processing Platform is optimized for system power, cost, and size. Based on ARM's dual-core Cortex™-A9 MPCore processors and Xilinx’s 28 nm programmable logic,the Extensible Processing Platform takes a processor-centric approach by defining a comprehensive processor system implemented with standard design methods. This approach provides Software Developers a familiar programming environment within an optimized, full featured,powerful, yet low-cost, low-power processing platform.

    標簽: 369 WP 擴展式 處理平臺

    上傳時間: 2013-10-22

    上傳用戶:685

主站蜘蛛池模板: 蕉岭县| 沁水县| 浠水县| 长岭县| 普兰县| 土默特右旗| 洪江市| 确山县| 基隆市| 兴山县| 锡林郭勒盟| 始兴县| 青浦区| 长葛市| 巴彦县| 蒲江县| 日照市| 揭阳市| 手机| 林周县| 瑞丽市| 苏尼特左旗| 临清市| 东乡县| 金华市| 霍山县| 嘉义市| 呼和浩特市| 泸西县| 尖扎县| 新津县| 山阴县| 青岛市| 瑞昌市| 陕西省| 赤城县| 新丰县| 阿拉善左旗| 定西市| 甘孜县| 当阳市|