亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

provides

  • LM621無刷電機換向器

    General Description The LM621 is a bipolar IC designed for commutation of brushless DC motors. The part is compatible with both three- and four-phase motors. It can directly drive the power switching devices used to drive the motor. The LM621 provides an adjustable dead-time circuit to eliminate ``shootthrough'' current spiking in the power switching circuitry. Operation is from a 5V supply, but output swings of up to 40V are accommodated. The part is packaged in an 18-pin, dual-in-line package.

    標簽: 621 LM 無刷電機

    上傳時間: 2013-07-24

    上傳用戶:sdq_123

  • 介紹配置曼徹斯特編碼器 譯碼器的VHDL和Verilog源代碼

    This application note provides a functional des cription of VHDL and Verilog source code for a

    標簽: Verilog VHDL 曼徹斯特 編碼器

    上傳時間: 2013-07-04

    上傳用戶:李夢晗

  • 音頻數模轉換器DAC抖動的靈敏度分析

    Abstract: This application note describes how sampling clock jitter (time interval error or "TIE jitter") affectsthe performance of delta-sigma digital-to-analog converters (DACs). New insights explain the importanceof separately specifying low-frequency (< 2x passband frequency) and high-frequency or wideband (> 2xpassband frequency) jitter tolerance in these devices. The article also provides an application example ofa simple highly jittered cycle-skipped sampling clock and describes a method for generating a properbroadband jittered clock. The document then goes on to compare Maxim's audio DAC jitter tolerance tocompetitor audio DACs. Maxim's exceptionally high jitter tolerance allows very simple and low-cost sampleclock implementations.

    標簽: DAC 音頻 數模轉換器 抖動

    上傳時間: 2013-10-25

    上傳用戶:banyou

  • MAX4968,MAX4968A數據手冊

    The MAX4968/MAX4968A are 16-channel, high-linearity,high-voltage, bidirectional SPST analog switches with18I (typ) on-resistance. The devices are ideal for use inapplications requiring high-voltage switching controlledby a low-voltage control signal, such as ultrasound imagingand printers. The MAX4968A provides integrated40kI (typ) bleed resistors on each switch terminal todischarge capacitive loads. Using HVCMOS technology,these switches combine high-voltage bilateral MOSswitches and low-power CMOS logic to provide efficientcontrol of high-voltage analog signals.

    標簽: 4968 MAX 數據手冊

    上傳時間: 2013-10-09

    上傳用戶:yepeng139

  • ISM射頻產品的晶體頻率計算

    Abstract: Many industrial/scientific/medical (ISM) band radio frequency (RF) products use crystal oscillators to generate areference for the phase-locked loop (PLL)-based local oscillator (LO). This tutorial provides a basic description of theISM-RF Crystal Calculator, which can be used to calculate various impacts on crystal frequency accuracy and startupmargin for such an LO.  

    標簽: ISM 射頻 晶體頻率 計算

    上傳時間: 2013-11-15

    上傳用戶:JasonC

  • LFRD003水表自動抄表(AMR)的參考設計

    Abstract: This reference design provides a complete demonstration platform for using industrial/scientific/medical radio frequency

    標簽: LFRD 003 AMR 水表

    上傳時間: 2013-11-09

    上傳用戶:LP06

  • 你的PLD是亞穩態嗎

      This application note provides a detailed description of themetastable behavior in PLDs from both circuit and statisticalviewpoints. Additionally, the information on the metastablecharacteristics of Cypress PLDs presented here can help youachieve any desired degree of reliability.

    標簽: PLD 亞穩態

    上傳時間: 2013-10-23

    上傳用戶:gtzj

  • MAX2691 L2 Band GPS Low-Noise Amplifier

      The MAX2691 low-noise amplifier (LNA) is designed forGPS L2 applications. Designed in Maxim’s advancedSiGe process, the device achieves high gain andlow noise figure while maximizing the input-referred 1dBcompression point and the 3rd-order intercept point. TheMAX2691 provides a high gain of 17.5dB and sub 1dBnoise figure.

    標簽: Amplifier Low-Noise 2691 Band

    上傳時間: 2014-12-04

    上傳用戶:zaocan888

  • 光電轉換電路設計

    OPTOELECTRONICS CIRCUIT COLLECTION AVALANCHE PHOTODIODE BIAS SUPPLY 1provides an output voltage of 0V to +80V for reverse biasingan avalanche photodiode to control its gain. This circuit canalso be reconfigured to supply a 0V to –80V output.LINEAR TEC DRIVER–1This is a bridge-tied load (BTL) linear amplifier for drivinga thermoelectric cooler (TEC). It operates on a single +5Vsupply and can drive ±2A into a common TEC.LINEAR TEC DRIVER–2This is very similar to DRIVER–1 but its power output stagewas modified to operate from a single +3.3V supply in orderto increase its efficiency. Driving this amplifier from astandard +2.5V referenced signal causes the output transistorsto have unequal power dissipation.LINEAR TEC DRIVER–3This BTL TEC driver power output stage achieves very highefficiency by swinging very close to its supply rails, ±2.5V.This driver can also drive ±2A into a common TEC. Operationis shown with the power output stage operating on±1.5V supplies. Under these conditions, this linear amplifiercan achieve very high efficiency. Application ReportThe following collection of analog circuits may be useful in electro-optics applications such as optical networkingsystems. This page summarizes their salient characteristics.

    標簽: 光電轉換 電路設計

    上傳時間: 2013-10-27

    上傳用戶:落花無痕

  • pci e PCB設計規范

    This document provides practical, common guidelines for incorporating PCI Express interconnect layouts onto Printed Circuit Boards (PCB) ranging from 4-layer desktop baseboard designs to 10- layer or more server baseboard designs. Guidelines and constraints in this document are intended for use on both baseboard and add-in card PCB designs. This includes interconnects between PCI Express devices located on the same baseboard (chip-to-chip routing) and interconnects between a PCI Express device located “down” on the baseboard and a device located “up” on an add-in card attached through a connector. This document is intended to cover all major components of the physical interconnect including design guidelines for the PCB traces, vias and AC coupling capacitors, as well as add-in card edge-finger and connector considerations. The intent of the guidelines and examples is to help ensure that good high-speed signal design practices are used and that the timing/jitter and loss/attenuation budgets can also be met from end-to-end across the PCI Express interconnect. However, while general physical guidelines and suggestions are given, they may not necessarily guarantee adequate performance of the interconnect for all layouts and implementations. Therefore, designers should consider modeling and simulation of the interconnect in order to ensure compliance to all applicable specifications. The document is composed of two main sections. The first section provides an overview of general topology and interconnect guidelines. The second section concentrates on physical layout constraints where bulleted items at the beginning of a topic highlight important constraints, while the narrative that follows offers additional insight.  

    標簽: pci PCB 設計規范

    上傳時間: 2013-10-15

    上傳用戶:busterman

主站蜘蛛池模板: 桦川县| 杭锦后旗| 正定县| 蓝山县| 南阳市| 达日县| 南华县| 托克托县| 抚顺市| 上饶县| 安顺市| 广州市| 明溪县| 资阳市| 塘沽区| 明水县| 民和| 英吉沙县| 蓝田县| 含山县| 兴隆县| 怀化市| 塔河县| 青川县| 苏州市| 竹北市| 沁阳市| 珲春市| 浪卡子县| 沅江市| 光山县| 仁寿县| 桃江县| 宁河县| 义马市| 辽阳县| 南昌县| 忻城县| 星子县| 田阳县| 卢氏县|