·詳細(xì)說明:移動通信的仿真和軟件無線電(simulation and Software Radio for Mobile Communications_by Harada),一本仿真的英文好書,包括PSK,OFDM,CDMA,蜂窩系統(tǒng),以及軟件無線電仿真。
上傳時(shí)間: 2013-07-26
上傳用戶:ABCD_ABCD
·上傳一些無刷電機(jī)BLDC的資料,還有幾篇直接轉(zhuǎn)矩DTC的控制文章,希望對大家能有幫助。 (原文件名: A New simulation Model of BLDC Motor With Real Back EMF Waveform.pdf) (原文件名: A Sensorless Approach to Control of a Turbodynamic.PDF)
上傳時(shí)間: 2013-06-09
上傳用戶:czl10052678
附件有二個(gè)文當(dāng),都是dxp2004教程 ,第一部份DXP2004的相關(guān)快捷鍵,以及中英文對照的意思。第二部份細(xì)致的講解的如何使用DXP2004。 dxp2004教程第一部份: 目錄 1 快捷鍵 2 常用元件及封裝 7 創(chuàng)建自己的集成庫 12 板層介紹 14 過孔 15 生成BOM清單 16 頂層原理圖: 16 生成PCB 17 包地 18 電路板設(shè)計(jì)規(guī)則 18 PCB設(shè)計(jì)注意事項(xiàng) 20 畫板心得 22 DRC 規(guī)則英文對照 22 一、Error Reporting 中英文對照 22 A : Violations Associated with Buses 有關(guān)總線電氣錯(cuò)誤的各類型(共 12 項(xiàng)) 22 B :Violations Associated Components 有關(guān)元件符號電氣錯(cuò)誤(共 20 項(xiàng)) 22 C : violations associated with document 相關(guān)的文檔電氣錯(cuò)誤(共 10 項(xiàng)) 23 D : violations associated with nets 有關(guān)網(wǎng)絡(luò)電氣錯(cuò)誤(共 19 項(xiàng)) 23 E : Violations associated with others 有關(guān)原理圖的各種類型的錯(cuò)誤 (3 項(xiàng) ) 24 二、 Comparator 規(guī)則比較 24 A : Differences associated with components 原理圖和 PCB 上有關(guān)的不同 ( 共 16 項(xiàng) ) 24 B : Differences associated with nets 原理圖和 PCB 上有關(guān)網(wǎng)絡(luò)不同(共 6 項(xiàng)) 25 C : Differences associated with parameters 原理圖和 PCB 上有關(guān)的參數(shù)不同(共 3 項(xiàng)) 25 Violations Associated withBuses欄 —總線電氣錯(cuò)誤類型 25 Violations Associated with Components欄 ——元件電氣錯(cuò)誤類型 26 Violations Associated with documents欄 —文檔電氣連接錯(cuò)誤類型 27 Violations Associated with Nets欄 ——網(wǎng)絡(luò)電氣連接錯(cuò)誤類型 27 Violations Associated with Parameters欄 ——參數(shù)錯(cuò)誤類型 28 dxp2004教程第二部份 路設(shè)計(jì)自動化( Electronic Design Automation ) EDA 指的就是將電路設(shè)計(jì)中各種工作交由計(jì)算機(jī)來協(xié)助完成。如電路圖( Schematic )的繪制,印刷電路板( PCB )文件的制作執(zhí)行電路仿真( simulation )等設(shè)計(jì)工作。隨著電子工業(yè)的發(fā)展,大規(guī)模、超大規(guī)模集成電路的使用是電路板走線愈加精密和復(fù)雜。電子線路 CAD 軟件產(chǎn)生了, Protel 是突出的代表,它操作簡單、易學(xué)易用、功能強(qiáng)大。 1.1 Protel 的產(chǎn)生及發(fā)展 1985 年 誕生 dos 版 Protel 1991 年 Protel for Widows 1998 年 Protel98 這個(gè) 32 位產(chǎn)品是第一個(gè)包含 5 個(gè)核心模塊的 EDA 工具 1999 年 Protel99 既有原理圖的邏輯功能驗(yàn)證的混合信號仿真,又有了 PCB 信號完整性 分析的板級仿真,構(gòu)成從電路設(shè)計(jì)到真實(shí)板分析的完整體系。 2000 年 Protel99se 性能進(jìn)一步提高,可以對設(shè)計(jì)過程有更大控制力。 2002 年 Protel DXP 集成了更多工具,使用方便,功能更強(qiáng)大。 1.2 Protel DXP 主要特點(diǎn) 1 、通過設(shè)計(jì)檔包的方式,將原理圖編輯、電路仿真、 PCB 設(shè)計(jì)及打印這些功能有機(jī)地結(jié)合在一起,提供了一個(gè)集成開發(fā)環(huán)境。 2 、提供了混合電路仿真功能,為設(shè)計(jì)實(shí)驗(yàn)原理圖電路中某些功能模塊的正確與否提供了方便。 3 、提供了豐富的原理圖組件庫和 PCB 封裝庫,并且為設(shè)計(jì)新的器件提供了封裝向?qū)С绦颍喕朔庋b設(shè)計(jì)過程。 4 、提供了層次原理圖設(shè)計(jì)方法,支持“自上向下”的設(shè)計(jì)思想,使大型電路設(shè)計(jì)的工作組開發(fā)方式成為可能。 5 、提供了強(qiáng)大的查錯(cuò)功能。原理圖中的 ERC (電氣法則檢查)工具和 PCB 的 DRC (設(shè)計(jì)規(guī)則檢查)工具能幫助設(shè)計(jì)者更快地查出和改正錯(cuò)誤。 6 、全面兼容 Protel 系列以前版本的設(shè)計(jì)文件,并提供了 OrCAD 格式文件的轉(zhuǎn)換功能。 7 、提供了全新的 FPGA 設(shè)計(jì)的功能,這好似以前的版本所沒有提供的功能。
上傳時(shí)間: 2013-10-22
上傳用戶:qingzhuhu
In this paper, we discuss efficient coding and design styles using verilog. This can beimmensely helpful for any digital designer initiating designs. Here, we address different problems rangingfrom RTL-Gate Level simulation mismatch to race conditions in writing behavioral models. All theseproblems are accompanied by an example to have a better idea, and these can be taken care off if thesecoding guidelines are followed. Discussion of all the techniques is beyond the scope of this paper, however,here we try to cover a few of them.
標(biāo)簽: Efficient Verilog Digital Coding
上傳時(shí)間: 2013-11-22
上傳用戶:han_zh
One of the most misunderstood constructs in the Verilog language is the nonblockingassignment. Even very experienced Verilog designers do not fully understand how nonblockingassignments are scheduled in an IEEE compliant Verilog simulator and do not understand whenand why nonblocking assignments should be used. This paper details how Verilog blocking andnonblocking assignments are scheduled, gives important coding guidelines to infer correctsynthesizable logic and details coding styles to avoid Verilog simulation race conditions
上傳時(shí)間: 2013-10-17
上傳用戶:tb_6877751
Methods for designing a maintenance simulation training system for certain kind of radio are introduced. Fault modeling method is used to establish the fault database. The system sets up some typical failures, follow the prompts trainers can locate the fault source and confirm the type to accomplish corresponding fault maintenance training. A training evaluation means is given to examining and evaluating the training performance. The system intuitively and vividly shows the fault maintenance process, it can not only be used in teaching, but also in daily maintenance training to efficiently improve the maintenance operation level. Graphical programming language LabVIEW is used to develop the system platform.
標(biāo)簽: 電臺維修 模擬訓(xùn)練 方法研究 系統(tǒng)設(shè)計(jì)
上傳時(shí)間: 2013-11-19
上傳用戶:3294322651
This application note is an overview discussion of theLinear Technology SPICE macromodel library. It assumeslittle if any prior knowledge of this software library or itshistory. However, it does assume familiarity with both theanalog simulation program SPICE (or one of its manyderivatives), and modern day op amps, including bipolar,JFET, and MOSFET amplifier technologies
標(biāo)簽: LTC 運(yùn)算放大器 模型
上傳時(shí)間: 2013-11-14
上傳用戶:zhanditian
分析了調(diào)幅信號和載波信號之間的相位差與調(diào)制信號的極性的對應(yīng)關(guān)系,得出了相敏檢波電路輸出電壓的極性與調(diào)制信號的極性有對應(yīng)關(guān)系的結(jié)論。為了驗(yàn)證相敏檢波電路的這一特性,給出3 個(gè)電路方案,分別選用理想元件和實(shí)際元件,采用Multisim 對其進(jìn)行仿真實(shí)驗(yàn),直觀形象地演示了相敏檢波電路的鑒相特性,是傳統(tǒng)的實(shí)際操作實(shí)驗(yàn)所不可比擬的。關(guān)鍵詞:相敏檢波;鑒相特性;Multisim;電路仿真 Abstract : The corresponding relation between modulation signal polarity and difference phases of amplitudemodulated signal and the carrier signal ,the polarity of phase2sensitive detecting circuit output voltage and the polarity of modulation signal are correspondent . In order to verify this characteristic ,three elect ric circuit s plans are produced ,idea element s and actual element s are selected respectively. Using Multisim to carry on a simulation experiment ,and then demonst rating the phase detecting characteristic of the phase sensitive circuit vividly and directly. Which is t raditional practical experience cannot be com pared.Keywords :phase sensitive detection ;phase2detecting characteristic ;Multisim;circuit simulation
上傳時(shí)間: 2013-11-23
上傳用戶:guanhuihong
Pspice教程課程內(nèi)容:在這個(gè)教程中,我們沒有提到關(guān)于網(wǎng)絡(luò)表中的Pspice 的網(wǎng)絡(luò)表文件輸出,有關(guān)內(nèi)容將會在后面提到!而且我想對大家提個(gè)建議:就是我們不要只看波形好不好,而是要學(xué)會分析,分析不是分析的波形,而是學(xué)會分析數(shù)據(jù),找出自己設(shè)計(jì)中出現(xiàn)的問題!有時(shí)候大家可能會看到,其實(shí)電路并沒有錯(cuò),只是有時(shí)候我們的仿真設(shè)置出了問題,需要修改。有時(shí)候是電路的參數(shù)設(shè)計(jì)的不合理,也可能導(dǎo)致一些莫明的錯(cuò)誤!我覺得大家做一個(gè)分析后自己看看OutFile文件!點(diǎn),就可以看到詳細(xì)的情況了!基本的分析內(nèi)容:1.直流分析2.交流分析3.參數(shù)分析4.瞬態(tài)分析進(jìn)階分析內(nèi)容:1. 最壞情況分析.2. 蒙特卡洛分析3. 溫度分析4. 噪聲分析5. 傅利葉分析6. 靜態(tài)直注工作點(diǎn)分析數(shù)字電路設(shè)計(jì)部分淺談附錄A: 關(guān)于simulation Setting的簡介附錄B: 關(guān)于測量函數(shù)的簡介附錄C:關(guān)于信號源的簡介
上傳時(shí)間: 2014-12-24
上傳用戶:plsee
This document provides practical, common guidelines for incorporating PCI Express interconnect layouts onto Printed Circuit Boards (PCB) ranging from 4-layer desktop baseboard designs to 10- layer or more server baseboard designs. Guidelines and constraints in this document are intended for use on both baseboard and add-in card PCB designs. This includes interconnects between PCI Express devices located on the same baseboard (chip-to-chip routing) and interconnects between a PCI Express device located “down” on the baseboard and a device located “up” on an add-in card attached through a connector. This document is intended to cover all major components of the physical interconnect including design guidelines for the PCB traces, vias and AC coupling capacitors, as well as add-in card edge-finger and connector considerations. The intent of the guidelines and examples is to help ensure that good high-speed signal design practices are used and that the timing/jitter and loss/attenuation budgets can also be met from end-to-end across the PCI Express interconnect. However, while general physical guidelines and suggestions are given, they may not necessarily guarantee adequate performance of the interconnect for all layouts and implementations. Therefore, designers should consider modeling and simulation of the interconnect in order to ensure compliance to all applicable specifications. The document is composed of two main sections. The first section provides an overview of general topology and interconnect guidelines. The second section concentrates on physical layout constraints where bulleted items at the beginning of a topic highlight important constraints, while the narrative that follows offers additional insight.
標(biāo)簽: pci PCB 設(shè)計(jì)規(guī)范
上傳時(shí)間: 2013-10-15
上傳用戶:busterman
蟲蟲下載站版權(quán)所有 京ICP備2021023401號-1