亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

simulation

模擬(mónǐ),是對真實事物或者過程的虛擬。模擬要表現出選定的物理系統或抽象系統的關鍵特性。模擬的關鍵問題包括有效信息的獲取、關鍵特性和表現的選定、近似簡化和假設的應用,以及模擬的重現度和有效性。可以認為仿真是一種重現系統外在表現的特殊的模擬。
  • Verilog Coding Style for Efficient Digital Design

      In this paper, we discuss efficient coding and design styles using verilog. This can beimmensely helpful for any digital designer initiating designs. Here, we address different problems rangingfrom RTL-Gate Level simulation mismatch to race conditions in writing behavioral models. All theseproblems are accompanied by an example to have a better idea, and these can be taken care off if thesecoding guidelines are followed. Discussion of all the techniques is beyond the scope of this paper, however,here we try to cover a few of them.

    標簽: Efficient Verilog Digital Coding

    上傳時間: 2013-11-23

    上傳用戶:我干你啊

  • Virtex-5 GTP Transceiver Wizar

    The LogiCORE™ GTP Wizard automates the task of creating HDL wrappers to configure the high-speed serial GTP transceivers in Virtex™-5 LXT and SXT devices. The menu-driven interface allows one or more GTP transceivers to be configured using pre-definedtemplates for popular industry standards, or from scratch, to support a wide variety of custom protocols.The Wizard produces a wrapper, an example design, and a testbench for rapid integration and verification of the serial interface with your custom function Features• Creates customized HDL wrappers to configureVirtex-5 RocketIO™ GTP transceivers• Users can configure Virtex-5 GTP transceivers toconform to industry standard protocols usingpredefined templates, or tailor the templates forcustom protocols• Included protocol templates provide support for thefollowing specifications: Aurora, CPRI, FibreChannel 1x, Gigabit Ethernet, HD-SDI, OBSAI,OC3, OC12, OC48, PCI Express® (PCIe®), SATA,SATA II, and XAUI• Automatically configures analog settings• Each custom wrapper includes example design, testbench; and both implementation and simulation scripts

    標簽: Transceiver Virtex Wizar GTP

    上傳時間: 2013-10-20

    上傳用戶:dave520l

  • 基于Verilog HDL設計的多功能數字鐘

    本文利用Verilog HDL 語言自頂向下的設計方法設計多功能數字鐘,突出了其作為硬件描述語言的良好的可讀性、可移植性和易理解等優點,并通過Altera QuartusⅡ 4.1 和ModelSim SE 6.0 完成綜合、仿真。此程序通過下載到FPGA 芯片后,可應用于實際的數字鐘顯示中。 關鍵詞:Verilog HDL;硬件描述語言;FPGA Abstract: In this paper, the process of designing multifunctional digital clock by the Verilog HDL top-down design method is presented, which has shown the readability, portability and easily understanding of Verilog HDL as a hard description language. Circuit synthesis and simulation are performed by Altera QuartusⅡ 4.1 and ModelSim SE 6.0. The program can be used in the truly digital clock display by downloading to the FPGA chip. Keywords: Verilog HDL;hardware description language;FPGA

    標簽: Verilog HDL 多功能 數字

    上傳時間: 2013-11-10

    上傳用戶:hz07104032

  • Pspice教程(基礎篇)

    Pspice教程課程內容:在這個教程中,我們沒有提到關于網絡表中的Pspice 的網絡表文件輸出,有關內容將會在后面提到!而且我想對大家提個建議:就是我們不要只看波形好不好,而是要學會分析,分析不是分析的波形,而是學會分析數據,找出自己設計中出現的問題!有時候大家可能會看到,其實電路并沒有錯,只是有時候我們的仿真設置出了問題,需要修改。有時候是電路的參數設計的不合理,也可能導致一些莫明的錯誤!我覺得大家做一個分析后自己看看OutFile文件!點,就可以看到詳細的情況了!基本的分析內容:1.直流分析2.交流分析3.參數分析4.瞬態分析進階分析內容:1. 最壞情況分析.2. 蒙特卡洛分析3. 溫度分析4. 噪聲分析5. 傅利葉分析6. 靜態直注工作點分析數字電路設計部分淺談附錄A: 關于simulation Setting的簡介附錄B: 關于測量函數的簡介附錄C:關于信號源的簡介

    標簽: Pspice 教程

    上傳時間: 2013-10-14

    上傳用戶:31633073

  • hspice 2007下載 download

    解壓密碼:www.elecfans.com 隨著微電子技術的迅速發展以及集成電路規模不斷提高,對電路性能的設計 要求越來越嚴格,這勢必對用于大規模集成電路設計的EDA 工具提出越來越高的 要求。自1972 年美國加利福尼亞大學柏克萊分校電機工程和計算機科學系開發 的用于集成電路性能分析的電路模擬程序SPICE(simulation Program with IC Emphasis)誕生以來,為適應現代微電子工業的發展,各種用于集成電路設計的 電路模擬分析工具不斷涌現。HSPICE 是Meta-Software 公司為集成電路設計中 的穩態分析,瞬態分析和頻域分析等電路性能的模擬分析而開發的一個商業化通 用電路模擬程序,它在柏克萊的SPICE(1972 年推出),MicroSim公司的PSPICE (1984 年推出)以及其它電路分析軟件的基礎上,又加入了一些新的功能,經 過不斷的改進,目前已被許多公司、大學和研究開發機構廣泛應用。HSPICE 可 與許多主要的EDA 設計工具,諸如Candence,Workview 等兼容,能提供許多重要 的針對集成電路性能的電路仿真和設計結果。采用HSPICE 軟件可以在直流到高 于100MHz 的微波頻率范圍內對電路作精確的仿真、分析和優化。在實際應用中, HSPICE能提供關鍵性的電路模擬和設計方案,并且應用HSPICE進行電路模擬時, 其電路規模僅取決于用戶計算機的實際存儲器容量。 The HSPICE Integrator Program enables qualified EDA vendors to integrate their products with the de facto standard HSPICE simulator, HSPICE RF simulator, and WaveView Analyzer™. In addition, qualified HSPICE Integrator Program members have access to HSPICE integrator application programming interfaces (APIs). Collaboration between HSPICE Integrator Program members will enable customers to achieve more thorough design verification in a shorter period of time from the improvements offered by inter-company EDA design solutions.

    標簽: download hspice 2007

    上傳時間: 2013-10-18

    上傳用戶:s363994250

  • pci e PCB設計規范

    This document provides practical, common guidelines for incorporating PCI Express interconnect layouts onto Printed Circuit Boards (PCB) ranging from 4-layer desktop baseboard designs to 10- layer or more server baseboard designs. Guidelines and constraints in this document are intended for use on both baseboard and add-in card PCB designs. This includes interconnects between PCI Express devices located on the same baseboard (chip-to-chip routing) and interconnects between a PCI Express device located “down” on the baseboard and a device located “up” on an add-in card attached through a connector. This document is intended to cover all major components of the physical interconnect including design guidelines for the PCB traces, vias and AC coupling capacitors, as well as add-in card edge-finger and connector considerations. The intent of the guidelines and examples is to help ensure that good high-speed signal design practices are used and that the timing/jitter and loss/attenuation budgets can also be met from end-to-end across the PCI Express interconnect. However, while general physical guidelines and suggestions are given, they may not necessarily guarantee adequate performance of the interconnect for all layouts and implementations. Therefore, designers should consider modeling and simulation of the interconnect in order to ensure compliance to all applicable specifications. The document is composed of two main sections. The first section provides an overview of general topology and interconnect guidelines. The second section concentrates on physical layout constraints where bulleted items at the beginning of a topic highlight important constraints, while the narrative that follows offers additional insight.  

    標簽: pci PCB 設計規范

    上傳時間: 2014-01-24

    上傳用戶:s363994250

  • 基于EKF的異步電機直接轉矩控制系統

    為了提高直接轉矩控制(DTC)系統定子磁鏈估計精度,降低電流、電壓測量的隨機誤差,提出了一種基于擴展卡爾曼濾波(EKF)實現異步電機轉子位置和速度估計的方法。擴展卡爾曼濾波器是建立在基于旋轉坐標系下由定子電流、電壓、轉子轉速和其它電機參量所構成的電機模型上,將定子電流、定子磁鏈、轉速和轉子角位置作為狀態變量,定子電壓為輸入變量,定子電流為輸出變量,通過對磁鏈和轉速的閉環控制提高定子磁鏈的估計精度,實現了異步電機的無速度傳感器直接轉矩控制策略,仿真結果驗證了該方法的可行性,提高了直接轉矩的控制性能。 Abstract:  In order to improve the Direct Torque Control(DTC) system of stator flux estimation accuracy and reduce the current, voltage measurement of random error, a novel method to estimate the speed and rotor position of asynchronous motor based on extended Kalman filter was introduced. EKF was based on d-p axis motor and other motor parameters (state vector: stator current, stator flux linkage, rotor angular speed and position; input: stator voltage; output: staror current). EKF was designed for stator flux and rotor speed estimation in close-loop control. It can improve the estimated accuracy of stator flux. It is possible to estimate the speed and rotor position and implement asynchronous motor drives without position and speed sensors. The simulation results show it is efficient and improves the control performance.

    標簽: EKF 異步電機 直接轉矩 控制系統

    上傳時間: 2015-01-02

    上傳用戶:qingdou

  • 基于Multisim 10的矩形波信號發生器仿真與實現

    在Multisim 10軟件環境下,設計一種由運算放大器構成的精確可控矩形波信號發生器,結合系統電路原理圖重點闡述了各參數指標的實現與測試方法。通過改變RC電路的電容充、放電路徑和時間常數實現了占空比和頻率的調節,通過多路開關投入不同數值的電容實現了頻段的調節,通過電壓取樣和同相放大電路實現了輸出電壓幅值的調節并提高了電路的帶負載能力,可作為頻率和幅值可調的方波信號發生器。Multisim 10仿真分析及應用電路測試結果表明,電路性能指標達到了設計要求。 Abstract:  Based on Multisim 10, this paper designed a kind of rectangular-wave signal generator which could be controlled exactly composed of operational amplifier, the key point was how to implement and test the parameter indicators based on the circuit diagram. The duty and the frequency were adjusted by changing the time constant and the way of charging and discharging of the capacitor, the width of frequency was adjusted by using different capacitors provided with multiple switch, the amplitude of output voltage was adjusted by sampling voltage and using in-phase amplifier circuit,the ability of driving loads was raised, the circuit can be used as squarewave signal generator whose frequency and amplitude can be adjusted. The final simulation results of Multisim 10 and the tests of applicable circuit show that the performance indicators of the circuit meets the design requirements.

    標簽: Multisim 矩形波 信號發生器 仿真

    上傳時間: 2014-01-21

    上傳用戶:shen007yue

  • TOYFDTD1 is a stripped-down minimalist, 3D FDTD code demonstrating the basic tasks in implementing a

    TOYFDTD1 is a stripped-down minimalist, 3D FDTD code demonstrating the basic tasks in implementing a simple 3D FDTD simulation. An idealized rectangular waveguide is modeled by treating the interior of the mesh as free space and enforcing PEC conditions on the faces of the mesh. A simplified plane wave source is inserted at one end. First released 12 April 1999. Version 1.03 released 2 December 1999.

    標簽: demonstrating stripped-down implementing minimalist

    上傳時間: 2013-12-21

    上傳用戶:無聊來刷下

  • 股票交易模擬器 A Stock Exchange simulator to show timers and randon number generators work together. A c

    股票交易模擬器 A Stock Exchange simulator to show timers and randon number generators work together. A cool simulation for anyone who might think about playing the stocks and spending money and get a general idea how the system works.

    標簽: generators simulator Exchange together

    上傳時間: 2015-04-13

    上傳用戶:愛死愛死

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
午夜精品一区二区三区四区| 久久久之久亚州精品露出| 亚洲精品少妇30p| 亚洲国产免费| 欧美一区二区三区视频免费| 欧美成人黑人xx视频免费观看| 国产精品自拍小视频| 国产主播一区| 亚洲国产精品久久久久秋霞影院 | 日韩视频在线观看| 亚洲精品一级| 亚洲男女自偷自拍| 99视频在线精品国自产拍免费观看 | 亚洲第一伊人| 亚洲少妇最新在线视频| 国产区在线观看成人精品| 亚洲一级免费视频| 欧美午夜在线视频| 一区二区高清在线观看| 国产精品白丝jk黑袜喷水| 亚洲激情第一页| 国产精品久久久久久久久久久久久久 | 亚洲精华国产欧美| 欧美刺激午夜性久久久久久久| 91久久精品www人人做人人爽| 亚洲影院色无极综合| 国产精品尤物| 久久成人免费网| 亚洲国产老妈| 欧美深夜影院| 艳妇臀荡乳欲伦亚洲一区| 国产精品福利久久久| 欧美一区二区三区四区高清| 伊人婷婷欧美激情| 欧美日韩成人一区| 午夜宅男欧美| 亚洲精品国精品久久99热一| 欧美亚洲不卡| 久久阴道视频| 一本久久精品一区二区| 国产一区亚洲| 久久爱www久久做| 国自产拍偷拍福利精品免费一| 久久亚洲视频| 一本色道久久综合亚洲精品小说 | 国内精品视频一区| 欧美成人资源网| 欧美极品色图| 亚洲伊人伊色伊影伊综合网| 国产精品久久午夜| 麻豆av一区二区三区| 91久久精品一区二区别| 亚洲女ⅴideoshd黑人| 国产偷国产偷精品高清尤物| 亚洲日韩欧美一区二区在线| 国产精品国产三级国产普通话蜜臀 | 欧美视频在线免费看| 精品白丝av| 国产亚洲欧美一区| 欧美日韩一区二区三区在线观看免| 欧美精品久久久久a| 中文网丁香综合网| 在线观看日韩av| 在线播放精品| 国产一区二区三区无遮挡| 国产精品午夜电影| 欧美日韩亚洲国产精品| 欧美成人小视频| 欧美日韩国产精品一卡| 蜜乳av另类精品一区二区| 久久夜色精品国产欧美乱极品 | 国产女精品视频网站免费| 国产精品九色蝌蚪自拍| 欧美激情综合网| 欧美成人69| 国产精品高潮粉嫩av| 欧美精品在线一区二区三区| 欧美日韩精品综合| 欧美美女喷水视频| 国产精品久久久久一区二区三区共| 欧美激情一区二区三区全黄| 久久这里有精品视频| 欧美jizz19hd性欧美| 久久婷婷激情| 欧美日韩大片一区二区三区| 欧美精品一区三区| 欧美精品久久久久久久久老牛影院| 国产一区二区三区高清在线观看| 亚洲国产日韩综合一区| 亚洲激情综合| 亚洲一二三区在线| 久久深夜福利| 欧美激情一区二区三区四区| 国产精品天天看| 亚洲黄色免费网站| 亚洲人永久免费| 一区二区国产日产| 亚洲一区二区在线看| 99国产精品国产精品毛片| 亚洲人体1000| 午夜在线视频一区二区区别| 欧美一区免费| 欧美日韩国产免费| 欧美日韩一卡二卡| 美女脱光内衣内裤视频久久网站| 欧美日韩视频不卡| 国产精品一区久久久| 日韩视频在线观看| 亚洲一区视频在线| 欧美精选在线| 国产模特精品视频久久久久| 狠狠干综合网| 亚洲美洲欧洲综合国产一区| 亚洲欧美影院| 欧美成人在线网站| 国产精品老女人精品视频| 免费成人av资源网| 国产精品大片免费观看| 国产亚洲欧美在线| 亚洲尤物在线| 欧美成人综合| 亚洲国产精品va在线观看黑人 | 国内精品视频666| 国产日韩欧美在线播放不卡| 亚洲美女在线国产| 欧美一区二区三区日韩| 国产精品劲爆视频| 有码中文亚洲精品| 久久躁日日躁aaaaxxxx| 欧美日韩一区二区欧美激情 | 欧美午夜电影完整版| 国产一级揄自揄精品视频| 在线欧美日韩精品| 久久久久久**毛片大全| 国产精品白丝av嫩草影院 | 在线日韩一区二区| 久久久国产精品亚洲一区 | 国产精品综合久久久| 一区二区免费在线播放| 久久爱另类一区二区小说| 国产精品一香蕉国产线看观看| 亚洲国产另类精品专区| 亚洲一区二区三区色| 欧美视频在线一区二区三区| 禁断一区二区三区在线| 久久久精品一区二区三区| 欧美午夜激情视频| 韩国三级电影一区二区| 久久精彩免费视频| 国产精品久久久久久久久免费樱桃 | 蜜桃精品久久久久久久免费影院| 国产乱码精品一区二区三| 亚洲精品乱码久久久久| 欧美日韩亚洲国产精品| 亚洲国产精品久久久久| 欧美精品在线视频观看| 亚洲第一网站| 欧美一级二级三级蜜桃| 狠狠入ady亚洲精品经典电影| 亚洲欧美日韩精品| 黄色一区三区| 久久天堂成人| 一本久久综合亚洲鲁鲁| 欧美日韩在线大尺度| 亚洲高清在线视频| 欧美天堂在线观看| 亚洲视频一区二区免费在线观看| 欧美日韩国产影片| 99re热精品| 国产精品盗摄久久久| 亚洲——在线| 国产日韩av在线播放| 亚洲性感美女99在线| 国产精品日韩欧美大师| 午夜久久影院| 国产一区二区三区视频在线观看 | 亚洲第一天堂无码专区| 免费国产一区二区| 亚洲一区二区黄色| 国产视频在线观看一区| 欧美激情国产精品| 99精品国产在热久久婷婷| 欧美成人在线影院| 欧美一区二区免费| 在线不卡中文字幕| 国产欧美午夜| 久久香蕉精品| 欧美伊人久久大香线蕉综合69| 国产在线观看一区| 欧美特黄一级大片| 久久精品国产亚洲精品| 一区二区三区免费在线观看| 国产精品亚洲欧美| 欧美精品七区| 久久av老司机精品网站导航| 亚洲永久免费观看| 亚洲国内自拍| 在线播放日韩欧美| 国产精品豆花视频| 久久精品免视看|