這篇文章討論了不同HDL代碼的編寫方式,對綜合結(jié)果的影響。閱讀本文對深入了解綜合工具和提高HDL的編寫水平有不少幫助,原文時針對Synopsys的綜合軟件論述的,但對所有綜合軟件,都有普遍的借鑒意義
標簽: synthesis Coding Styles Guide
上傳時間: 2014-12-23
上傳用戶:huql11633
Finite state machines are widely used in digital circuit designs. Generally, when designing a state machine using an HDL, the synthesis tools will optimize away all states that cannot be reached and generate a highly optimized circuit. Sometimes, however, the optimization is not acceptable. For example, if the circuit powers up in an invalid state, or the circuit is in an extreme working environment and a glitch sends it into an undesired state, the circuit may never get back to its normal operating condition.
標簽: Creating Machines Mentor State
上傳時間: 2013-10-08
上傳用戶:wangzhen1990
文章提出了一種精簡指令集8 位單片機中, 算術(shù)邏輯單元的工作原理。在此基礎(chǔ)上, 對比傳統(tǒng)PIC 方案、以及在ALU 內(nèi)部再次采用流水線作業(yè)的332 方案、44 方案, 并用Synopsys 綜合工具實現(xiàn)了它們。綜合及仿真結(jié)果表明, 根據(jù)該單片機系統(tǒng)要求, 44 方案速度最高, 比332 方案可提高43.9%, 而面積僅比最小的332 方案增加1.6%。在分析性能差異的根本原因之后, 闡明了該方案的優(yōu)越性。關(guān)鍵詞: 單片機, 精簡指令集, 算術(shù)邏輯單元, 流水線 Abstract: Work principle for ALU in an 8_bit RISC Singlechip microcomputer is described. The traditional PIC scheme, 332 Pipeline scheme and 44 Pipeline scheme are compared on the base of the principle, which are implemented using Synopsys design tools. Results from synthesis and simulation shows that 44 scheme operates the fast, which is 43.9% faster and only 1.6% larger than 332 scheme. The essential reason why the performance is so different is analyzed.Then the advantage of 44 scheme is clarified.Key words: Singlechip, Microcomputer, RISC, ALU, Pipeline
上傳時間: 2013-10-18
上傳用戶:xiaoyaa
FPGA synthesis with the Synplify_Pro Tool
標簽: FPGA_synthesis_with_the_Synplify_ Pro_Tool
上傳時間: 2013-10-28
上傳用戶:aa54
FPGA synthesis with the Synplify_Pro Tool
標簽: FPGA_synthesis_with_the_Synplify_ Pro_Tool
上傳時間: 2014-11-05
上傳用戶:huyanju
這篇文章討論了不同HDL代碼的編寫方式,對綜合結(jié)果的影響。閱讀本文對深入了解綜合工具和提高HDL的編寫水平有不少幫助,原文時針對Synopsys的綜合軟件論述的,但對所有綜合軟件,都有普遍的借鑒意義
標簽: synthesis Coding Styles Guide
上傳時間: 2014-01-11
上傳用戶:亞亞娟娟123
Finite state machines are widely used in digital circuit designs. Generally, when designing a state machine using an HDL, the synthesis tools will optimize away all states that cannot be reached and generate a highly optimized circuit. Sometimes, however, the optimization is not acceptable. For example, if the circuit powers up in an invalid state, or the circuit is in an extreme working environment and a glitch sends it into an undesired state, the circuit may never get back to its normal operating condition.
標簽: Creating Machines Mentor State
上傳時間: 2013-11-02
上傳用戶:xauthu
本文利用Verilog HDL 語言自頂向下的設(shè)計方法設(shè)計多功能數(shù)字鐘,突出了其作為硬件描述語言的良好的可讀性、可移植性和易理解等優(yōu)點,并通過Altera QuartusⅡ 4.1 和ModelSim SE 6.0 完成綜合、仿真。此程序通過下載到FPGA 芯片后,可應(yīng)用于實際的數(shù)字鐘顯示中。 關(guān)鍵詞:Verilog HDL;硬件描述語言;FPGA Abstract: In this paper, the process of designing multifunctional digital clock by the Verilog HDL top-down design method is presented, which has shown the readability, portability and easily understanding of Verilog HDL as a hard description language. Circuit synthesis and simulation are performed by Altera QuartusⅡ 4.1 and ModelSim SE 6.0. The program can be used in the truly digital clock display by downloading to the FPGA chip. Keywords: Verilog HDL;hardware description language;FPGA
上傳時間: 2013-11-10
上傳用戶:hz07104032
IEEE Std 1364.1-2002 IEEE Std. 1364.1 - 2002 IEEE Standard for Verilog Register Transfer Level synthesis.rar
上傳時間: 2013-12-23
上傳用戶:erkuizhang
The GRLIB IP Library is an integrated set of reusable IP cores, designed for system-on-chip (SOC) development. The IP cores are centered around the common on-chip bus, and use a coherent method for simulation and synthesis. The library is vendor independent, with support for different CAD tools and target technologies. A unique plug&play method is used to configure and connect the IP cores without the need to modify any global resources.
標簽: system-on-chip integrated designed reusable
上傳時間: 2013-12-20
上傳用戶:小眼睛LSL
蟲蟲下載站版權(quán)所有 京ICP備2021023401號-1