亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

throughput

  • calculate the throughput and the number of transmissions of signal using the method of code combinin

    calculate the throughput and the number of transmissions of signal using the method of code combining.HARQ protocol

    標簽: the transmissions throughput calculate

    上傳時間: 2013-12-20

    上傳用戶:iswlkje

  • ADC轉換器技術用語 (A/D Converter Defi

    ANALOG INPUT BANDWIDTH is a measure of the frequencyat which the reconstructed output fundamental drops3 dB below its low frequency value for a full scale input. Thetest is performed with fIN equal to 100 kHz plus integer multiplesof fCLK. The input frequency at which the output is −3dB relative to the low frequency input signal is the full powerbandwidth.APERTURE JITTER is the variation in aperture delay fromsample to sample. Aperture jitter shows up as input noise.APERTURE DELAY See Sampling Delay.BOTTOM OFFSET is the difference between the input voltagethat just causes the output code to transition to the firstcode and the negative reference voltage. Bottom Offset isdefined as EOB = VZT–VRB, where VZT is the first code transitioninput voltage and VRB is the lower reference voltage.Note that this is different from the normal Zero Scale Error.CONVERSION LATENCY See PIPELINE DELAY.CONVERSION TIME is the time required for a completemeasurement by an analog-to-digital converter. Since theConversion Time does not include acquisition time, multiplexerset up time, or other elements of a complete conversioncycle, the conversion time may be less than thethroughput Time.DC COMMON-MODE ERROR is a specification which appliesto ADCs with differential inputs. It is the change in theoutput code that occurs when the analog voltages on the twoinputs are changed by an equal amount. It is usually expressed in LSBs.

    標簽: Converter Defi ADC 轉換器

    上傳時間: 2013-11-12

    上傳用戶:pans0ul

  • 基于單片機系統的(24,16)循環碼編碼、譯碼方案

      在理論分析循環碼編碼和譯碼基本原理的基礎上,提出了基于單片機系統的(24,16)循環碼軟件實現編碼、譯碼的方案。仿真結果表明(24,16)循環碼能有效地克服來自通訊信道的干擾,保證數據通信的可靠及系統的穩定,使誤碼率大幅度降低。本論文對(24,16)循環碼的研究結果表明,可以有效地降低錯誤概率和提高系統的吞吐量,實現糾錯僅需要在接收端增加有限的存儲空間和計算復雜度,具有一定的實用價值。   Abstract:   Based on analyzing the theory of encoding and decoding of cyclic code, this paper showed the schemes of encoding and decoding of(24,16)cyclic code by the software and based on microcontroller. Simulation results show that using (24,16) cyclic codes can effectively overcome the interference from communication channel, ensure the reliability and stability of data communication systems, and reduce the bit error rate greatly. The results of this paper show that by using the (24,16) cyclic code, the error rate can be reduced and the system throughput can be improved. Meanwhile, the system only needs to enlarge limited storage space and computation the complexity at the receiving end to realize error correction. Thus the (24,16) cyclic code has a practical value.  

    標簽: 24 16 單片機系統 循環碼

    上傳時間: 2013-11-09

    上傳用戶:gaoliangncepu

  • C8051F020

    HIGH SPEED 8051 μC CORE - Pipe-lined Instruction Architecture; Executes 70% of Instructions in 1 or 2 System Clocks - Up to 25MIPS throughput with 25MHz System Clock - 22 Vectored Interrupt Sources MEMORY - 4352 Bytes Internal Data RAM (256 + 4k) - 64k Bytes In-System Programmable FLASH Program Memory - External Parallel Data Memory Interface – up to 5Mbytes/sec DIGITAL PERIPHERALS - 64 Port I/O; All are 5V tolerant - Hardware SMBusTM (I2CTM Compatible), SPITM, and Two UART Serial Ports Available Concurrently - Programmable 16-bit Counter/Timer Array with 5 Capture/Compare Modules - 5 General Purpose 16-bit Counter/Timers - Dedicated Watch-Dog Timer; Bi-directional Reset CLOCK SOURCES - Internal Programmable Oscillator: 2-to-16MHz - External Oscillator: Crystal, RC, C, or Clock - Real-Time Clock Mode using Timer 3 or PCA SUPPLY VOLTAGE ........................ 2.7V to 3.6V - Typical Operating Current: 10mA @ 25MHz - Multiple Power Saving Sleep and Shutdown Modes 100-Pin TQFP (64-Pin Version Available) Temperature Range: –40°C to +85°C

    標簽: C8051F020

    上傳時間: 2013-10-12

    上傳用戶:lalalal

  • XAPP740利用AXI互聯設計高性能視頻系統

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標簽: XAPP 740 AXI 互聯

    上傳時間: 2013-11-14

    上傳用戶:fdmpy

  • XAPP740利用AXI互聯設計高性能視頻系統

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標簽: XAPP 740 AXI 互聯

    上傳時間: 2013-11-23

    上傳用戶:shen_dafa

  • Bing is a point-to-point bandwidth measurement tool (hence the b ), based on ping. Bing determines t

    Bing is a point-to-point bandwidth measurement tool (hence the b ), based on ping. Bing determines the real (raw, as opposed to available or average) throughput on a link by measuring ICMP echo requests roundtrip times for different packet sizes for each end of the link

    標簽: Bing point-to-point measurement determines

    上傳時間: 2015-09-15

    上傳用戶:lgnf

  • This paper presents several low-latency mixed-timing FIFO (first-in–first-out) interfaces designs t

    This paper presents several low-latency mixed-timing FIFO (first-in–first-out) interfaces designs that interface systems on a chip working at different speeds. The connected systems can be either synchronous or asynchronous. The designs are then adapted to work between systems with very long interconnect delays, by migrating a single-clock solution by Carloni et al. (1999, 2000, and 2001) (for “latency-insensitive” protocols) to mixed-timing domains. The new designs can be made arbitrarily robust with regard to metastability and interface operating speeds. Initial simulations for both latency and throughput are promising.

    標簽: mixed-timing low-latency interfaces first-out

    上傳時間: 2015-10-08

    上傳用戶:dapangxie

  • This program uses the HF flag of a FIFO to trigger reads, guaranteeing that the FIFO is never blocke

    This program uses the HF flag of a FIFO to trigger reads, guaranteeing that the FIFO is never blocked for the writer, giving high throughput for the reader (bursts of D/2 = 128) and guaranteeing that the the reader will not be stuck in the top half of the FIFO.

    標簽: FIFO guaranteeing the program

    上傳時間: 2016-05-05

    上傳用戶:784533221

  • This exercise is aimed at exploring how rate control and adaptation of carrier sense threshold can a

    This exercise is aimed at exploring how rate control and adaptation of carrier sense threshold can affect spatial reuse (and hence aggregate throughput) in a multi-hop network.

    標簽: adaptation exploring threshold exercise

    上傳時間: 2016-05-07

    上傳用戶:D&L37

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲国产另类久久久精品极度| 久久青草福利网站| 欧美色视频在线| 欧美精品一区在线| 欧美午夜电影网| 国产一区二区三区日韩欧美| 亚洲人成人99网站| 午夜精品久久久久久久蜜桃app| 久久动漫亚洲| 欧美日韩国产小视频| 宅男噜噜噜66一区二区66| 久久精品九九| 欧美三日本三级少妇三2023| 国产亚洲在线| 亚洲深夜av| 欧美精品18| 亚洲第一在线视频| 欧美一区二区三区四区在线观看 | 国产精品久久久久久模特 | 国产精品99久久99久久久二8| 亚洲女女女同性video| 欧美电影免费观看网站| 国内视频一区| 亚洲欧美精品在线观看| 日韩五码在线| 欧美精品一区二区三区蜜臀| 欧美日韩大片一区二区三区| 国产一区二区在线免费观看| 一区二区高清在线| 欧美噜噜久久久xxx| 国产一区日韩二区欧美三区| 精品9999| 免费精品视频| 亚洲成色777777在线观看影院| 欧美综合第一页| 国产日韩欧美高清| 欧美一区二区在线免费观看| 麻豆亚洲精品| 亚洲国产精品视频| 麻豆成人91精品二区三区| 国产伦精品一区二区三区高清版 | 欧美色精品天天在线观看视频 | 国产精品久久久久三级| 亚洲美女性视频| 久久精品视频免费播放| 韩日欧美一区二区三区| 亚洲图片你懂的| 国产精品视频网站| 欧美在线关看| 国产一本一道久久香蕉| 久久久久久夜精品精品免费| 激情婷婷亚洲| 欧美美女福利视频| 这里只有精品视频在线| 国产欧美一区二区三区久久人妖 | 日韩一区二区免费高清| 欧美精品福利在线| 99视频日韩| 国产精品红桃| 久久精品国产一区二区电影 | 性18欧美另类| 国产亚洲欧洲| 欧美成人激情视频| 亚洲无限乱码一二三四麻| 国产精品资源| 欧美高清hd18日本| 亚洲香蕉网站| 激情欧美一区二区三区| 欧美在线亚洲在线| 亚洲精品日韩欧美| 国产欧美日本| 欧美日韩精品国产| 亚洲欧美日韩直播| 亚洲国产欧美日韩另类综合| 国产精品va在线| 亚洲自拍另类| 亚洲电影免费观看高清完整版在线观看| 欧美精品久久久久a| 午夜精品一区二区三区电影天堂 | 亚洲欧美日韩一区二区三区在线观看| 黑人巨大精品欧美黑白配亚洲| 欧美激情一区二区三区高清视频 | 国产日产亚洲精品系列| 久久久亚洲欧洲日产国码αv| 亚洲久久在线| 亚洲国产精品va在看黑人| 国产免费一区二区三区香蕉精| 欧美成人一区二区三区片免费| 亚洲天堂偷拍| 一区二区三区成人精品| 亚洲国产片色| 一区二区在线观看视频在线观看| 国产精品五区| 国产精品激情偷乱一区二区∴| 欧美激情精品久久久久久免费印度| 久久精品国产亚洲高清剧情介绍| 亚洲欧美国产日韩中文字幕| 中文久久乱码一区二区| 一区二区三区四区在线| 宅男噜噜噜66一区二区| 亚洲精品资源| 日韩一级免费| 在线视频精品| 亚洲在线中文字幕| 亚洲午夜羞羞片| 亚洲一区二区三区高清不卡| 亚洲一区国产精品| 午夜日韩av| 久久精品国产久精国产一老狼| 欧美一区二区三区视频| 欧美一站二站| 久久嫩草精品久久久精品| 久久久久.com| 久久久在线视频| 久久久噜噜噜久久人人看| 午夜精品福利在线| 久久久久九九九九| 欧美精品日日鲁夜夜添| 久久―日本道色综合久久| 久久亚洲精品中文字幕冲田杏梨| 欧美在线视频a| 亚洲综合国产精品| 制服丝袜亚洲播放| 在线性视频日韩欧美| 亚洲高清中文字幕| 亚洲风情亚aⅴ在线发布| 老司机精品视频一区二区三区| 亚洲欧洲精品天堂一级 | 黄色成人在线网址| 国产日韩欧美制服另类| 久久米奇亚洲| 欧美国产91| 国产精品丝袜久久久久久app| 老司机精品福利视频| 欧美日韩你懂的| 国产午夜精品一区二区三区视频| 国产一区二区三区视频在线观看 | 国产欧美日本在线| 国内精品免费在线观看| 欧美日韩a区| 国产日韩欧美在线播放不卡| 欧美激情视频网站| 国产精品一区二区三区四区| 国产精品第十页| 在线精品亚洲| 黄色在线成人| 亚洲欧美成人在线| 亚洲精品免费网站| 久久久久综合网| 国内精品久久久久伊人av| 亚洲精品欧美极品| 欧美黄色aaaa| 国内外成人在线| 免费观看日韩av| 欧美体内谢she精2性欧美| 亚洲国产精品第一区二区三区| a4yy欧美一区二区三区| 美女网站久久| 国产亚洲福利一区| 欧美日韩妖精视频| 亚洲国产精品第一区二区三区| 欧美激情aⅴ一区二区三区| 国产日韩av一区二区| 欧美激情久久久久久| 国产一区二区三区观看 | 欧美日韩美女在线| 免费看的黄色欧美网站| 国产欧美日韩视频在线观看| 国产精品蜜臀在线观看| 在线午夜精品| 欧美成人高清视频| 国产精品日韩在线播放| 一区二区三区 在线观看视频| 欧美一二区视频| 国产日韩欧美在线视频观看| 欲色影视综合吧| 久久中文在线| 国产精品久久久久久亚洲毛片 | 午夜日韩在线| 久久久一区二区| 伊人久久综合97精品| 最新亚洲一区| 免费观看成人| 亚洲精品一区二区三区樱花| 亚洲欧美一区二区三区极速播放| 欧美精品三级| 一区二区三区自拍| 欧美高清hd18日本| 久久阴道视频| 国产免费成人| 欧美一区1区三区3区公司| 久久男女视频| 亚洲日韩欧美视频一区| 在线免费观看一区二区三区| 亚洲一区二区三区四区中文| 在线视频你懂得一区| 国产精品黄视频| 日韩一级在线观看| 模特精品在线| 一本色道久久加勒比精品|