創(chuàng)新、效能、卓越是ADI公司的文化支柱。作為業(yè)界公認的全球領(lǐng)先數(shù)據(jù)轉(zhuǎn)換和信號調(diào)理技術(shù)領(lǐng)先者,我們除了提供成千上萬種產(chǎn)品以外,還開發(fā)了全面的設(shè)計工具,以便客戶在整個設(shè)計階段都能輕松快捷地評估電路。
上傳時間: 2013-11-25
上傳用戶:kachleen
創(chuàng)新、效能、卓越是ADI公司的文化支柱。作為業(yè)界公認的全球領(lǐng)先數(shù)據(jù)轉(zhuǎn)換和信號調(diào)理技術(shù)領(lǐng)先者,我們除了提供成千上萬種產(chǎn)品以外,還開發(fā)了全面的設(shè)計工具,以便客戶在整個設(shè)計階段都能輕松快捷地評估電路。
上傳時間: 2013-10-18
上傳用戶:cxl274287265
中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications. The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation. Some of the UltraScale architecture breakthroughs include: • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50% • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets • Greatly enhanced DSP and packet handling The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.
標簽: UltraScale Xilinx 架構(gòu)
上傳時間: 2013-11-21
上傳用戶:wxqman
有時候,做元件封裝的時候,做得不是按中心設(shè)置為原點(不提倡這種做法),所以制成之后導出來的坐標圖和直接提供給貼片廠的要求相差比較大。比如,以元件的某一個pin 腳作為元件的原點,明顯就有問題,直接修改封裝的話,PCB又的重新調(diào)整。所以想到一個方法:把每個元件所有的管腳的X坐標和Y坐標分別求平均值,就為元件的中心。
上傳時間: 2014-01-09
上傳用戶:xzt
Allegro15[1].X培訓教材
上傳時間: 2014-01-08
上傳用戶:qzhcao
The Virtex-4 features, such as the programmable IDELAY and built-in FIFO support, simplifythe bridging of a high-speed, PCI-X core to large amounts of DDR-SDRAM memory. Onechallenge is meeting the PCI-X target initial latency specification. PCI-X Protocol Addendum tothe PCI Local Bus Specification Revision 2.0a ([Ref 6]) dictates that when a target signals adata transfer, "the target must do so within 16 clocks of the assertion of FRAME#." PCItermination transactions, such as Split Response/Complete, are commonly used to meet thelatency specifications. This method adds complexity to the design, as well as additional systemlatency. Another solution is to increase the ratio of the memory frequency to the PCI-X busfrequency. However, this solution increases the required power and clock resource usage.
上傳時間: 2013-11-24
上傳用戶:18707733937
enter——選取或啟動 esc——放棄或取消 f1——啟動在線幫助窗口 tab——啟動浮動圖件的屬性窗口 pgup——放大窗口顯示比例 pgdn——縮小窗口顯示比例 end——刷新屏幕 del——刪除點取的元件(1個) ctrl+del——刪除選取的元件(2個或2個以上) x+a——取消所有被選取圖件的選取狀態(tài) x——將浮動圖件左右翻轉(zhuǎn) y——將浮動圖件上下翻轉(zhuǎn) space——將浮動圖件旋轉(zhuǎn)90度 crtl+ins——將選取圖件復制到編輯區(qū)里 shift+ins——將剪貼板里的圖件貼到編輯區(qū)里 shift+del——將選取圖件剪切放入剪貼板里 alt+backspace——恢復前一次的操作 ctrl+backspace——取消前一次的恢復 crtl+g——跳轉(zhuǎn)到指定的位置 crtl+f——尋找指定的文字
上傳時間: 2013-11-01
上傳用戶:a296386173
檢測技術(shù)及儀表的地位與作用1.1. 1檢測儀表的地位與作用一、 檢測儀表 檢測――對研究對象進行測量和試驗,取得定量信息和定性信息的過程。檢測儀表――專門用于“測試”或“檢測”的儀表。二、 地位與作用:1、 科學研究的手段 諾貝爾物理和化學獎中有1/4是屬于測試方法和儀器創(chuàng)新。2、 促進生產(chǎn)的主流環(huán)節(jié)3、 國民經(jīng)濟的“倍增器”4、 軍事上的戰(zhàn)斗力5、 現(xiàn)代生活的好幫手6、 信息產(chǎn)業(yè)的源頭1.1.2 檢測技術(shù)是儀器儀表的技術(shù)基礎(chǔ)一、非電量的電測法――把非電量轉(zhuǎn)換為電量來測量 優(yōu)越性:1)便于擴展測量的幅值范圍(量程) ?。玻┍阌跀U寬的測量的頻率范圍(頻帶) ?。常┍阌趯崿F(xiàn)遠距離的自動測量 4) 便于與計算機技術(shù)相結(jié)合, 實現(xiàn)測量的智能化和網(wǎng)絡(luò)化二、現(xiàn)代檢測技術(shù)的組成: 電量測量技術(shù)、傳感器技術(shù)非電量電測技術(shù)。三、儀器儀表的理論基礎(chǔ)和技術(shù)基礎(chǔ)――實質(zhì)就是“檢測技術(shù)”。 “檢測技術(shù)”+ “應(yīng)用要求”=儀器儀表 1.2 傳感器概述1.2. 1傳感器的基本概念一、 傳感器的定義國家標準定義――“能感受(或響應(yīng))規(guī)定的被測量并按照一定規(guī)律轉(zhuǎn)換成可用信號輸出的器件或裝置?!保ó斀耠娦盘栕钜子谔幚砗捅阌趥鬏敚 ⊥ǔ6x――“能把外界非電信息轉(zhuǎn)換成電信號輸出的器件或裝置”或“能把非電量轉(zhuǎn)換成電量的器件或裝置”。二、 敏感器的定義――把被測非電量轉(zhuǎn)換為可用非電量的器件或裝置1、當 即被測非電量X正是傳感器所能接受和轉(zhuǎn)換的非電量(即可用非電量)Z時,可直接用傳感器將被測非電量X轉(zhuǎn)換成電量Y。 2、當 即被測非電量X不是傳感器所能接受和轉(zhuǎn)換的非電量(即可用非電量)Z時,就需要在傳感器前面增加一個敏感器,把被測非電量X轉(zhuǎn)換為該傳感器能夠接受和轉(zhuǎn)換的非電量(即可用非電量)Z。
上傳時間: 2013-10-08
上傳用戶:2728460838
支持X/YModem和cis_b+協(xié)議的串口通訊程序
上傳時間: 2014-01-17
上傳用戶:qweqweqwe
X Windows下的迷宮程序
上傳時間: 2015-01-04
上傳用戶:372825274
蟲蟲下載站版權(quán)所有 京ICP備2021023401號-1