亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? example_en_24bit_a.vhd

?? VHDL examples for counter design, use QuickLogic eclips
?? VHD
?? 第 1 頁 / 共 2 頁
字號:
-- VHDL Model Created from SCS Schematic example_en_24bit_a.sch 
-- Aug 18, 2004 17:55 

-- Automatically generated by vdvhdl version 9.6.2 Release Build2 

library IEEE;
use IEEE.std_logic_1164.all;
entity COUNTER_EN_4BIT_S is
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
                qa_r : Out   STD_LOGIC;
                qb_r : Out   STD_LOGIC;
                qc_r : Out   STD_LOGIC;
                qd_r : Out   STD_LOGIC );

   attribute syn_isclock: boolean;
 attribute syn_isclock of clk: signal is true;
end COUNTER_EN_4BIT_S;


architecture SCHEMATIC of COUNTER_EN_4BIT_S is

	attribute syn_macro : integer;
	attribute dont_touch     : boolean;
	attribute syn_macro of SCHEMATIC : architecture is 1;
	attribute dont_touch   of SCHEMATIC : architecture is TRUE;
   signal     ED_a : STD_LOGIC;
   signal  ABCDE_a : STD_LOGIC;
   signal    BCD_a : STD_LOGIC;
	constant 		GND : STD_LOGIC := '0';
	constant 		VCC : STD_LOGIC := '1';
   signal qa_r_DUMMY : STD_LOGIC;
   signal qb_r_DUMMY : STD_LOGIC;
   signal qc_r_DUMMY : STD_LOGIC;
   signal qd_r_DUMMY : STD_LOGIC;

   component SUPER_LOGIC
      Port (      A1 : In    STD_LOGIC;
                  A2 : In    STD_LOGIC;
                  A3 : In    STD_LOGIC;
                  A4 : In    STD_LOGIC;
                  A5 : In    STD_LOGIC;
                  A6 : In    STD_LOGIC;
                  B1 : In    STD_LOGIC;
                  B2 : In    STD_LOGIC;
                  C1 : In    STD_LOGIC;
                  C2 : In    STD_LOGIC;
                  D1 : In    STD_LOGIC;
                  D2 : In    STD_LOGIC;
                  E1 : In    STD_LOGIC;
                  E2 : In    STD_LOGIC;
                  F1 : In    STD_LOGIC;
                  F2 : In    STD_LOGIC;
                  F3 : In    STD_LOGIC;
                  F4 : In    STD_LOGIC;
                  F5 : In    STD_LOGIC;
                  F6 : In    STD_LOGIC;
                  MP : In    STD_LOGIC;
                  MS : In    STD_LOGIC;
                  NP : In    STD_LOGIC;
                \NS\ : In    STD_LOGIC;
                  OP : In    STD_LOGIC;
                  OS : In    STD_LOGIC;
                  PP : In    STD_LOGIC;
                  PS : In    STD_LOGIC;
                  QC : In    STD_LOGIC;
                  QR : In    STD_LOGIC;
                  QS : In    STD_LOGIC;
                  AZ : Out   STD_LOGIC;
                  FZ : Out   STD_LOGIC;
                  NZ : Out   STD_LOGIC;
                  OZ : Out   STD_LOGIC;
                 Q2Z : Out   STD_LOGIC;
                  QZ : Out   STD_LOGIC );
   end component;

begin


   qa_r <= qa_r_DUMMY;
   qb_r <= qb_r_DUMMY;
   qc_r <= qc_r_DUMMY;
   qd_r <= qd_r_DUMMY;
   I1 : SUPER_LOGIC
      Port Map ( A1=>BCD_a, A2=>GND, A3=>ED_a, A4=>GND, A5=>qa_r_DUMMY,
                 A6=>GND, B1=>ED_a, B2=>qc_r_DUMMY, C1=>qc_r_DUMMY,
                 C2=>ED_a, D1=>qb_r_DUMMY, D2=>GND, E1=>VCC,
                 E2=>qb_r_DUMMY, F1=>enable, F2=>GND, F3=>qd_r_DUMMY,
                 F4=>GND, F5=>VCC, F6=>GND, MP=>GND, MS=>qc_r_DUMMY,
                 NP=>qc_r_DUMMY, \NS\=>GND, OP=>GND, OS=>GND, PP=>GND,
                 PS=>GND, QC=>clk, QR=>clear, QS=>GND, AZ=>ABCDE_a,
                 FZ=>ED_a, NZ=>open, OZ=>open, Q2Z=>qb_r_DUMMY,
                 QZ=>qc_r_DUMMY );
   I2 : SUPER_LOGIC
      Port Map ( A1=>VCC, A2=>GND, A3=>VCC, A4=>GND, A5=>VCC, A6=>GND,
                 B1=>qa_r_DUMMY, B2=>GND, C1=>VCC, C2=>qa_r_DUMMY,
                 D1=>enable, D2=>qd_r_DUMMY, E1=>qd_r_DUMMY, E2=>enable,
                 F1=>qb_r_DUMMY, F2=>GND, F3=>qc_r_DUMMY, F4=>GND,
                 F5=>qd_r_DUMMY, F6=>GND, MP=>enable, MS=>GND, NP=>GND,
                 \NS\=>qd_r_DUMMY, OP=>GND, OS=>GND, PP=>GND, PS=>GND,
                 QC=>clk, QR=>clear, QS=>GND, AZ=>open, FZ=>BCD_a,
                 NZ=>open, OZ=>open, Q2Z=>qd_r_DUMMY, QZ=>qa_r_DUMMY );

end SCHEMATIC;

library IEEE;
use IEEE.std_logic_1164.all;
entity COUNTER_EN_4BIT_A is
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
             enablehbit_a : Out   STD_LOGIC;
                qa_r : Out   STD_LOGIC;
                qb_r : Out   STD_LOGIC;
                qc_r : Out   STD_LOGIC;
                qd_r : Out   STD_LOGIC );

   attribute syn_isclock: boolean;
 attribute syn_isclock of clk: signal is true;
end COUNTER_EN_4BIT_A;


architecture SCHEMATIC of COUNTER_EN_4BIT_A is

	attribute syn_macro : integer;
	attribute dont_touch     : boolean;
	attribute syn_macro of SCHEMATIC : architecture is 1;
	attribute dont_touch   of SCHEMATIC : architecture is TRUE;
   signal     ED_a : STD_LOGIC;
   signal    BCD_a : STD_LOGIC;
	constant 		GND : STD_LOGIC := '0';
	constant 		VCC : STD_LOGIC := '1';
   signal enablehbit_a_DUMMY : STD_LOGIC;
   signal qa_r_DUMMY : STD_LOGIC;
   signal qb_r_DUMMY : STD_LOGIC;
   signal qc_r_DUMMY : STD_LOGIC;
   signal qd_r_DUMMY : STD_LOGIC;

   component SUPER_LOGIC
      Port (      A1 : In    STD_LOGIC;
                  A2 : In    STD_LOGIC;
                  A3 : In    STD_LOGIC;
                  A4 : In    STD_LOGIC;
                  A5 : In    STD_LOGIC;
                  A6 : In    STD_LOGIC;
                  B1 : In    STD_LOGIC;
                  B2 : In    STD_LOGIC;
                  C1 : In    STD_LOGIC;
                  C2 : In    STD_LOGIC;
                  D1 : In    STD_LOGIC;
                  D2 : In    STD_LOGIC;
                  E1 : In    STD_LOGIC;
                  E2 : In    STD_LOGIC;
                  F1 : In    STD_LOGIC;
                  F2 : In    STD_LOGIC;
                  F3 : In    STD_LOGIC;
                  F4 : In    STD_LOGIC;
                  F5 : In    STD_LOGIC;
                  F6 : In    STD_LOGIC;
                  MP : In    STD_LOGIC;
                  MS : In    STD_LOGIC;
                  NP : In    STD_LOGIC;
                \NS\ : In    STD_LOGIC;
                  OP : In    STD_LOGIC;
                  OS : In    STD_LOGIC;
                  PP : In    STD_LOGIC;
                  PS : In    STD_LOGIC;
                  QC : In    STD_LOGIC;
                  QR : In    STD_LOGIC;
                  QS : In    STD_LOGIC;
                  AZ : Out   STD_LOGIC;
                  FZ : Out   STD_LOGIC;
                  NZ : Out   STD_LOGIC;
                  OZ : Out   STD_LOGIC;
                 Q2Z : Out   STD_LOGIC;
                  QZ : Out   STD_LOGIC );
   end component;

begin


   enablehbit_a <= enablehbit_a_DUMMY;
   qa_r <= qa_r_DUMMY;
   qb_r <= qb_r_DUMMY;
   qc_r <= qc_r_DUMMY;
   qd_r <= qd_r_DUMMY;
   I1 : SUPER_LOGIC
      Port Map ( A1=>BCD_a, A2=>GND, A3=>ED_a, A4=>GND, A5=>qa_r_DUMMY,
                 A6=>GND, B1=>ED_a, B2=>qc_r_DUMMY, C1=>qc_r_DUMMY,
                 C2=>ED_a, D1=>qb_r_DUMMY, D2=>GND, E1=>VCC,
                 E2=>qb_r_DUMMY, F1=>enable, F2=>GND, F3=>qd_r_DUMMY,
                 F4=>GND, F5=>VCC, F6=>GND, MP=>GND, MS=>qc_r_DUMMY,
                 NP=>qc_r_DUMMY, \NS\=>GND, OP=>GND, OS=>GND, PP=>GND,
                 PS=>GND, QC=>clk, QR=>clear, QS=>GND,
                 AZ=>enablehbit_a_DUMMY, FZ=>ED_a, NZ=>open, OZ=>open,
                 Q2Z=>qb_r_DUMMY, QZ=>qc_r_DUMMY );
   I2 : SUPER_LOGIC
      Port Map ( A1=>VCC, A2=>GND, A3=>VCC, A4=>GND, A5=>VCC, A6=>GND,
                 B1=>qa_r_DUMMY, B2=>GND, C1=>VCC, C2=>qa_r_DUMMY,
                 D1=>enable, D2=>qd_r_DUMMY, E1=>qd_r_DUMMY, E2=>enable,
                 F1=>qb_r_DUMMY, F2=>GND, F3=>qc_r_DUMMY, F4=>GND,
                 F5=>qd_r_DUMMY, F6=>GND, MP=>enable, MS=>GND, NP=>GND,
                 \NS\=>qd_r_DUMMY, OP=>GND, OS=>GND, PP=>GND, PS=>GND,
                 QC=>clk, QR=>clear, QS=>GND, AZ=>open, FZ=>BCD_a,
                 NZ=>open, OZ=>open, Q2Z=>qd_r_DUMMY, QZ=>qa_r_DUMMY );

end SCHEMATIC;

library IEEE;
use IEEE.std_logic_1164.all;
entity COUNTER_EN_8BIT_II_A is
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
               count : Out   STD_LOGIC_VECTOR (7 downto 0) );

   attribute syn_isclock: boolean;
 attribute syn_isclock of clk: signal is true;
end COUNTER_EN_8BIT_II_A;


architecture SCHEMATIC of COUNTER_EN_8BIT_II_A is

	attribute syn_macro : integer;
	attribute dont_touch     : boolean;
	attribute syn_macro of SCHEMATIC : architecture is 1;
	attribute dont_touch   of SCHEMATIC : architecture is TRUE;
   signal enable_8bit : STD_LOGIC;
   signal count_DUMMY : STD_LOGIC_VECTOR  (7 downto 0);

   component COUNTER_EN_4BIT_S
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
                qa_r : Out   STD_LOGIC;
                qb_r : Out   STD_LOGIC;
                qc_r : Out   STD_LOGIC;
                qd_r : Out   STD_LOGIC );
   end component;

   component COUNTER_EN_4BIT_A
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
             enablehbit_a : Out   STD_LOGIC;
                qa_r : Out   STD_LOGIC;
                qb_r : Out   STD_LOGIC;
                qc_r : Out   STD_LOGIC;
                qd_r : Out   STD_LOGIC );
   end component;

begin


   count(7 downto 0) <= count_DUMMY(7 downto 0);
   I4 : COUNTER_EN_4BIT_S
      Port Map ( clear=>clear, clk=>clk, enable=>enable_8bit,
                 qa_r=>count_DUMMY(7), qb_r=>count_DUMMY(6),
                 qc_r=>count_DUMMY(5), qd_r=>count_DUMMY(4) );
   I5 : COUNTER_EN_4BIT_A
      Port Map ( clear=>clear, clk=>clk, enable=>enable,
                 enablehbit_a=>enable_8bit, qa_r=>count_DUMMY(3),
                 qb_r=>count_DUMMY(2), qc_r=>count_DUMMY(1),
                 qd_r=>count_DUMMY(0) );

end SCHEMATIC;

library IEEE;
use IEEE.std_logic_1164.all;
entity COUNTER_EN_8BIT_I_A is
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
               count : Out   STD_LOGIC_VECTOR (7 downto 0);
             en_8bit_a : Out   STD_LOGIC );

   attribute syn_isclock: boolean;
 attribute syn_isclock of clk: signal is true;
end COUNTER_EN_8BIT_I_A;


architecture SCHEMATIC of COUNTER_EN_8BIT_I_A is

	attribute syn_macro : integer;
	attribute dont_touch     : boolean;
	attribute syn_macro of SCHEMATIC : architecture is 1;
	attribute dont_touch   of SCHEMATIC : architecture is TRUE;
   signal en_8bit3_a : STD_LOGIC;
   signal en_8bit2_a : STD_LOGIC;
   signal en_8bit1_a : STD_LOGIC;
   signal enableh4bit : STD_LOGIC;
	constant 		VCC : STD_LOGIC := '1';
	constant 		GND : STD_LOGIC := '0';
   signal count_DUMMY : STD_LOGIC_VECTOR  (7 downto 0);
   signal en_8bit_a_DUMMY : STD_LOGIC;

   component COUNTER_EN_4BIT_A
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
             enablehbit_a : Out   STD_LOGIC;
                qa_r : Out   STD_LOGIC;
                qb_r : Out   STD_LOGIC;
                qc_r : Out   STD_LOGIC;
                qd_r : Out   STD_LOGIC );
   end component;

   component SUPER_LOGIC
      Port (      A1 : In    STD_LOGIC;
                  A2 : In    STD_LOGIC;
                  A3 : In    STD_LOGIC;
                  A4 : In    STD_LOGIC;
                  A5 : In    STD_LOGIC;
                  A6 : In    STD_LOGIC;
                  B1 : In    STD_LOGIC;
                  B2 : In    STD_LOGIC;
                  C1 : In    STD_LOGIC;
                  C2 : In    STD_LOGIC;
                  D1 : In    STD_LOGIC;
                  D2 : In    STD_LOGIC;
                  E1 : In    STD_LOGIC;
                  E2 : In    STD_LOGIC;
                  F1 : In    STD_LOGIC;
                  F2 : In    STD_LOGIC;
                  F3 : In    STD_LOGIC;
                  F4 : In    STD_LOGIC;
                  F5 : In    STD_LOGIC;
                  F6 : In    STD_LOGIC;
                  MP : In    STD_LOGIC;
                  MS : In    STD_LOGIC;
                  NP : In    STD_LOGIC;
                \NS\ : In    STD_LOGIC;
                  OP : In    STD_LOGIC;
                  OS : In    STD_LOGIC;
                  PP : In    STD_LOGIC;
                  PS : In    STD_LOGIC;
                  QC : In    STD_LOGIC;
                  QR : In    STD_LOGIC;
                  QS : In    STD_LOGIC;
                  AZ : Out   STD_LOGIC;
                  FZ : Out   STD_LOGIC;
                  NZ : Out   STD_LOGIC;
                  OZ : Out   STD_LOGIC;

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
一区二区不卡在线播放| 奇米精品一区二区三区在线观看 | 国产天堂亚洲国产碰碰| 成人av高清在线| 日本在线不卡一区| 亚洲精品欧美综合四区| 精品av久久707| 欧美高清一级片在线| av电影在线不卡| 紧缚捆绑精品一区二区| 香蕉成人伊视频在线观看| 中文字幕不卡三区| 精品国产第一区二区三区观看体验| 色狠狠一区二区| 成人av资源下载| 精品在线一区二区三区| 午夜久久久久久电影| 中文字幕视频一区二区三区久| 日韩精品专区在线影院观看| 欧美在线小视频| 91尤物视频在线观看| 国产盗摄一区二区三区| 久久精品久久综合| 午夜视频一区二区| 洋洋av久久久久久久一区| 中文字幕一区二区视频| 国产人成一区二区三区影院| 日韩一级片网址| 欧美日韩在线播放一区| 91精彩视频在线观看| 91麻豆国产精品久久| 99久久免费精品高清特色大片| 国产一区二区不卡在线| 精品一二线国产| 精品午夜久久福利影院| 精品一区二区在线免费观看| 老汉av免费一区二区三区| 美女久久久精品| 麻豆精品视频在线观看免费| 日韩电影免费在线| 日日骚欧美日韩| 日本不卡不码高清免费观看| 日韩成人dvd| 美女在线一区二区| 久久精品国产网站| 激情丁香综合五月| 国产在线视频一区二区三区| 精品午夜久久福利影院| 国产一区二区三区黄视频| 精品一区二区三区在线播放| 人人爽香蕉精品| 精品一区二区三区影院在线午夜| 另类调教123区| 国产精品系列在线观看| 成人在线视频一区| 99视频精品在线| 色哦色哦哦色天天综合| 欧美日韩一级片在线观看| 欧美乱熟臀69xxxxxx| 日韩女优制服丝袜电影| 国产午夜精品一区二区三区嫩草 | 亚洲一区二区三区中文字幕在线| 亚洲一区二区在线播放相泽| 免费高清在线一区| 国产二区国产一区在线观看| 91丨九色丨黑人外教| 欧美少妇bbb| 日韩欧美国产电影| 国产精品污网站| 亚洲成a人片综合在线| 精一区二区三区| 91一区二区在线| 欧美一区午夜精品| 国产日产欧美精品一区二区三区| 亚洲视频每日更新| 免费成人av资源网| 99这里都是精品| 欧美一级理论性理论a| 国产肉丝袜一区二区| 夜夜夜精品看看| 国产激情视频一区二区在线观看 | 日韩成人一区二区| 成人开心网精品视频| 欧美日韩在线播放三区| 国产午夜精品久久久久久免费视| 亚洲精品国产精华液| 久草中文综合在线| 91麻豆成人久久精品二区三区| 日韩欧美你懂的| 日韩伦理电影网| 久久国产精品99久久久久久老狼| av欧美精品.com| 日韩欧美123| 一区二区三区不卡视频| 国产福利一区二区三区| 欧美日韩三级一区二区| 亚洲国产精品ⅴa在线观看| 婷婷国产v国产偷v亚洲高清| 不卡的看片网站| 精品国产一区二区三区不卡| 一级日本不卡的影视| 国产成人激情av| 日韩欧美一级二级三级| 亚洲午夜一区二区| 成人性色生活片| 精品国产乱码久久久久久夜甘婷婷| 一区二区三区日韩欧美| 成人性生交大合| 亚洲精品一区二区精华| 无码av中文一区二区三区桃花岛| 波多野结衣91| 日韩一区二区精品| 午夜激情一区二区三区| 91在线一区二区三区| 久久精品视频一区| 久久 天天综合| 日韩欧美国产成人一区二区| 亚洲宅男天堂在线观看无病毒| 波多野结衣一区二区三区| 久久欧美中文字幕| 精品一区二区精品| 日韩三区在线观看| 午夜精品123| 欧美亚洲图片小说| 国产福利一区在线| 精品久久久久久久久久久久包黑料| 亚洲大片在线观看| 色欧美乱欧美15图片| 亚洲六月丁香色婷婷综合久久| 成人国产免费视频| 国产日产精品1区| 国产凹凸在线观看一区二区| 26uuu另类欧美亚洲曰本| 美女网站一区二区| 日韩欧美精品在线视频| 免费看日韩精品| 日韩视频一区二区三区在线播放| 天天亚洲美女在线视频| 欧美一三区三区四区免费在线看 | 欧美韩国日本综合| 丁香婷婷综合激情五月色| 久久久久久久综合狠狠综合| 国产一区二区不卡在线| 国产欧美1区2区3区| 丰满岳乱妇一区二区三区| 日本一区二区三区国色天香| 成人精品亚洲人成在线| 亚洲日本va午夜在线电影| 色噜噜狠狠成人中文综合 | 国产一二三精品| 亚洲国产精品国自产拍av| 99免费精品在线观看| 一区二区三区四区中文字幕| 欧美色爱综合网| 美女视频第一区二区三区免费观看网站 | 视频一区欧美日韩| 精品国产免费一区二区三区香蕉| 韩日av一区二区| 国产精品成人免费在线| 色噜噜夜夜夜综合网| 日韩黄色免费电影| 欧美哺乳videos| 成人免费视频视频在线观看免费| 亚洲特级片在线| 欧美日韩高清一区二区不卡| 国产综合成人久久大片91| 中文字幕乱码一区二区免费| 色视频一区二区| 免费人成在线不卡| 国产精品三级视频| 精品1区2区3区| 国产毛片精品一区| 一区二区三区不卡视频| 欧美成人女星排名| av爱爱亚洲一区| 蜜桃精品在线观看| 国产精品一二三四区| 亚洲人成影院在线观看| 91精品婷婷国产综合久久| 国产suv精品一区二区三区| 一区二区在线看| 精品国产99国产精品| 91一区二区三区在线观看| 蜜臀91精品一区二区三区| 国产精品激情偷乱一区二区∴| 欧美久久久久中文字幕| 国产91综合一区在线观看| 亚洲高清在线精品| 国产午夜久久久久| 在线成人小视频| av电影在线观看一区| 久久99热这里只有精品| 一区二区欧美在线观看| 国产片一区二区三区| 在线播放一区二区三区| 色综合久久九月婷婷色综合| 精品中文字幕一区二区小辣椒| 一区二区三区日本| 国产精品电影院| 欧美精品一区二区三区久久久|