亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關(guān)于我們
? 蟲蟲下載站

?? example_en_32bit_a.vhd

?? VHDL examples for counter design, use QuickLogic eclips
?? VHD
?? 第 1 頁 / 共 2 頁
字號(hào):
-- VHDL Model Created from SCS Schematic example_en_32bit_a.sch 
-- Aug 18, 2004 18:06 

-- Automatically generated by vdvhdl version 9.6.2 Release Build2 

library IEEE;
use IEEE.std_logic_1164.all;
entity COUNTER_EN_4BIT_S is
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
                qa_r : Out   STD_LOGIC;
                qb_r : Out   STD_LOGIC;
                qc_r : Out   STD_LOGIC;
                qd_r : Out   STD_LOGIC );

   attribute syn_isclock: boolean;
 attribute syn_isclock of clk: signal is true;
end COUNTER_EN_4BIT_S;


architecture SCHEMATIC of COUNTER_EN_4BIT_S is

	attribute syn_macro : integer;
	attribute dont_touch     : boolean;
	attribute syn_macro of SCHEMATIC : architecture is 1;
	attribute dont_touch   of SCHEMATIC : architecture is TRUE;
   signal     ED_a : STD_LOGIC;
   signal  ABCDE_a : STD_LOGIC;
   signal    BCD_a : STD_LOGIC;
	constant 		GND : STD_LOGIC := '0';
	constant 		VCC : STD_LOGIC := '1';
   signal qa_r_DUMMY : STD_LOGIC;
   signal qb_r_DUMMY : STD_LOGIC;
   signal qc_r_DUMMY : STD_LOGIC;
   signal qd_r_DUMMY : STD_LOGIC;

   component SUPER_LOGIC
      Port (      A1 : In    STD_LOGIC;
                  A2 : In    STD_LOGIC;
                  A3 : In    STD_LOGIC;
                  A4 : In    STD_LOGIC;
                  A5 : In    STD_LOGIC;
                  A6 : In    STD_LOGIC;
                  B1 : In    STD_LOGIC;
                  B2 : In    STD_LOGIC;
                  C1 : In    STD_LOGIC;
                  C2 : In    STD_LOGIC;
                  D1 : In    STD_LOGIC;
                  D2 : In    STD_LOGIC;
                  E1 : In    STD_LOGIC;
                  E2 : In    STD_LOGIC;
                  F1 : In    STD_LOGIC;
                  F2 : In    STD_LOGIC;
                  F3 : In    STD_LOGIC;
                  F4 : In    STD_LOGIC;
                  F5 : In    STD_LOGIC;
                  F6 : In    STD_LOGIC;
                  MP : In    STD_LOGIC;
                  MS : In    STD_LOGIC;
                  NP : In    STD_LOGIC;
                \NS\ : In    STD_LOGIC;
                  OP : In    STD_LOGIC;
                  OS : In    STD_LOGIC;
                  PP : In    STD_LOGIC;
                  PS : In    STD_LOGIC;
                  QC : In    STD_LOGIC;
                  QR : In    STD_LOGIC;
                  QS : In    STD_LOGIC;
                  AZ : Out   STD_LOGIC;
                  FZ : Out   STD_LOGIC;
                  NZ : Out   STD_LOGIC;
                  OZ : Out   STD_LOGIC;
                 Q2Z : Out   STD_LOGIC;
                  QZ : Out   STD_LOGIC );
   end component;

begin


   qa_r <= qa_r_DUMMY;
   qb_r <= qb_r_DUMMY;
   qc_r <= qc_r_DUMMY;
   qd_r <= qd_r_DUMMY;
   I1 : SUPER_LOGIC
      Port Map ( A1=>BCD_a, A2=>GND, A3=>ED_a, A4=>GND, A5=>qa_r_DUMMY,
                 A6=>GND, B1=>ED_a, B2=>qc_r_DUMMY, C1=>qc_r_DUMMY,
                 C2=>ED_a, D1=>qb_r_DUMMY, D2=>GND, E1=>VCC,
                 E2=>qb_r_DUMMY, F1=>qc_r_DUMMY, F2=>GND, F3=>qd_r_DUMMY,
                 F4=>GND, F5=>VCC, F6=>GND, MP=>GND, MS=>qc_r_DUMMY,
                 NP=>enable, \NS\=>GND, OP=>GND, OS=>GND, PP=>GND,
                 PS=>GND, QC=>clk, QR=>clear, QS=>GND, AZ=>ABCDE_a,
                 FZ=>ED_a, NZ=>open, OZ=>open, Q2Z=>qb_r_DUMMY,
                 QZ=>qc_r_DUMMY );
   I2 : SUPER_LOGIC
      Port Map ( A1=>VCC, A2=>GND, A3=>VCC, A4=>GND, A5=>VCC, A6=>GND,
                 B1=>qa_r_DUMMY, B2=>GND, C1=>VCC, C2=>qa_r_DUMMY,
                 D1=>enable, D2=>qd_r_DUMMY, E1=>qd_r_DUMMY, E2=>enable,
                 F1=>qb_r_DUMMY, F2=>GND, F3=>qc_r_DUMMY, F4=>GND,
                 F5=>qd_r_DUMMY, F6=>GND, MP=>enable, MS=>GND, NP=>GND,
                 \NS\=>qd_r_DUMMY, OP=>GND, OS=>GND, PP=>GND, PS=>GND,
                 QC=>clk, QR=>clear, QS=>GND, AZ=>open, FZ=>BCD_a,
                 NZ=>open, OZ=>open, Q2Z=>qd_r_DUMMY, QZ=>qa_r_DUMMY );

end SCHEMATIC;

library IEEE;
use IEEE.std_logic_1164.all;
entity COUNTER_EN_4BIT_A is
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
             enablehbit_a : Out   STD_LOGIC;
                qa_r : Out   STD_LOGIC;
                qb_r : Out   STD_LOGIC;
                qc_r : Out   STD_LOGIC;
                qd_r : Out   STD_LOGIC );

   attribute syn_isclock: boolean;
 attribute syn_isclock of clk: signal is true;
end COUNTER_EN_4BIT_A;


architecture SCHEMATIC of COUNTER_EN_4BIT_A is

	attribute syn_macro : integer;
	attribute dont_touch     : boolean;
	attribute syn_macro of SCHEMATIC : architecture is 1;
	attribute dont_touch   of SCHEMATIC : architecture is TRUE;
   signal     ED_a : STD_LOGIC;
   signal    BCD_a : STD_LOGIC;
	constant 		GND : STD_LOGIC := '0';
	constant 		VCC : STD_LOGIC := '1';
   signal enablehbit_a_DUMMY : STD_LOGIC;
   signal qa_r_DUMMY : STD_LOGIC;
   signal qb_r_DUMMY : STD_LOGIC;
   signal qc_r_DUMMY : STD_LOGIC;
   signal qd_r_DUMMY : STD_LOGIC;

   component SUPER_LOGIC
      Port (      A1 : In    STD_LOGIC;
                  A2 : In    STD_LOGIC;
                  A3 : In    STD_LOGIC;
                  A4 : In    STD_LOGIC;
                  A5 : In    STD_LOGIC;
                  A6 : In    STD_LOGIC;
                  B1 : In    STD_LOGIC;
                  B2 : In    STD_LOGIC;
                  C1 : In    STD_LOGIC;
                  C2 : In    STD_LOGIC;
                  D1 : In    STD_LOGIC;
                  D2 : In    STD_LOGIC;
                  E1 : In    STD_LOGIC;
                  E2 : In    STD_LOGIC;
                  F1 : In    STD_LOGIC;
                  F2 : In    STD_LOGIC;
                  F3 : In    STD_LOGIC;
                  F4 : In    STD_LOGIC;
                  F5 : In    STD_LOGIC;
                  F6 : In    STD_LOGIC;
                  MP : In    STD_LOGIC;
                  MS : In    STD_LOGIC;
                  NP : In    STD_LOGIC;
                \NS\ : In    STD_LOGIC;
                  OP : In    STD_LOGIC;
                  OS : In    STD_LOGIC;
                  PP : In    STD_LOGIC;
                  PS : In    STD_LOGIC;
                  QC : In    STD_LOGIC;
                  QR : In    STD_LOGIC;
                  QS : In    STD_LOGIC;
                  AZ : Out   STD_LOGIC;
                  FZ : Out   STD_LOGIC;
                  NZ : Out   STD_LOGIC;
                  OZ : Out   STD_LOGIC;
                 Q2Z : Out   STD_LOGIC;
                  QZ : Out   STD_LOGIC );
   end component;

begin


   enablehbit_a <= enablehbit_a_DUMMY;
   qa_r <= qa_r_DUMMY;
   qb_r <= qb_r_DUMMY;
   qc_r <= qc_r_DUMMY;
   qd_r <= qd_r_DUMMY;
   I1 : SUPER_LOGIC
      Port Map ( A1=>BCD_a, A2=>GND, A3=>ED_a, A4=>GND, A5=>qa_r_DUMMY,
                 A6=>GND, B1=>ED_a, B2=>qc_r_DUMMY, C1=>qc_r_DUMMY,
                 C2=>ED_a, D1=>qb_r_DUMMY, D2=>GND, E1=>VCC,
                 E2=>qb_r_DUMMY, F1=>enable, F2=>GND, F3=>qd_r_DUMMY,
                 F4=>GND, F5=>VCC, F6=>GND, MP=>GND, MS=>qc_r_DUMMY,
                 NP=>qc_r_DUMMY, \NS\=>GND, OP=>GND, OS=>GND, PP=>GND,
                 PS=>GND, QC=>clk, QR=>clear, QS=>GND,
                 AZ=>enablehbit_a_DUMMY, FZ=>ED_a, NZ=>open, OZ=>open,
                 Q2Z=>qb_r_DUMMY, QZ=>qc_r_DUMMY );
   I2 : SUPER_LOGIC
      Port Map ( A1=>VCC, A2=>GND, A3=>VCC, A4=>GND, A5=>VCC, A6=>GND,
                 B1=>qa_r_DUMMY, B2=>GND, C1=>VCC, C2=>qa_r_DUMMY,
                 D1=>enable, D2=>qd_r_DUMMY, E1=>qd_r_DUMMY, E2=>enable,
                 F1=>qb_r_DUMMY, F2=>GND, F3=>qc_r_DUMMY, F4=>GND,
                 F5=>qd_r_DUMMY, F6=>GND, MP=>enable, MS=>GND, NP=>GND,
                 \NS\=>qd_r_DUMMY, OP=>GND, OS=>GND, PP=>GND, PS=>GND,
                 QC=>clk, QR=>clear, QS=>GND, AZ=>open, FZ=>BCD_a,
                 NZ=>open, OZ=>open, Q2Z=>qd_r_DUMMY, QZ=>qa_r_DUMMY );

end SCHEMATIC;

library IEEE;
use IEEE.std_logic_1164.all;
entity COUNTER_EN_8BIT_II_A is
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
               count : Out   STD_LOGIC_VECTOR (7 downto 0) );

   attribute syn_isclock: boolean;
 attribute syn_isclock of clk: signal is true;
end COUNTER_EN_8BIT_II_A;


architecture SCHEMATIC of COUNTER_EN_8BIT_II_A is

	attribute syn_macro : integer;
	attribute dont_touch     : boolean;
	attribute syn_macro of SCHEMATIC : architecture is 1;
	attribute dont_touch   of SCHEMATIC : architecture is TRUE;
   signal enable_8bit : STD_LOGIC;
   signal count_DUMMY : STD_LOGIC_VECTOR  (7 downto 0);

   component COUNTER_EN_4BIT_S
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
                qa_r : Out   STD_LOGIC;
                qb_r : Out   STD_LOGIC;
                qc_r : Out   STD_LOGIC;
                qd_r : Out   STD_LOGIC );
   end component;

   component COUNTER_EN_4BIT_A
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
             enablehbit_a : Out   STD_LOGIC;
                qa_r : Out   STD_LOGIC;
                qb_r : Out   STD_LOGIC;
                qc_r : Out   STD_LOGIC;
                qd_r : Out   STD_LOGIC );
   end component;

begin


   count(7 downto 0) <= count_DUMMY(7 downto 0);
   I4 : COUNTER_EN_4BIT_S
      Port Map ( clear=>clear, clk=>clk, enable=>enable_8bit,
                 qa_r=>count_DUMMY(7), qb_r=>count_DUMMY(6),
                 qc_r=>count_DUMMY(5), qd_r=>count_DUMMY(4) );
   I5 : COUNTER_EN_4BIT_A
      Port Map ( clear=>clear, clk=>clk, enable=>enable,
                 enablehbit_a=>enable_8bit, qa_r=>count_DUMMY(3),
                 qb_r=>count_DUMMY(2), qc_r=>count_DUMMY(1),
                 qd_r=>count_DUMMY(0) );

end SCHEMATIC;

library IEEE;
use IEEE.std_logic_1164.all;
entity COUNTER_EN_8BIT_I_A is
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
               count : Out   STD_LOGIC_VECTOR (7 downto 0);
             en_8bit_a : Out   STD_LOGIC );

   attribute syn_isclock: boolean;
 attribute syn_isclock of clk: signal is true;
end COUNTER_EN_8BIT_I_A;


architecture SCHEMATIC of COUNTER_EN_8BIT_I_A is

	attribute syn_macro : integer;
	attribute dont_touch     : boolean;
	attribute syn_macro of SCHEMATIC : architecture is 1;
	attribute dont_touch   of SCHEMATIC : architecture is TRUE;
   signal en_8bit3_a : STD_LOGIC;
   signal en_8bit2_a : STD_LOGIC;
   signal en_8bit1_a : STD_LOGIC;
   signal enableh4bit : STD_LOGIC;
	constant 		VCC : STD_LOGIC := '1';
	constant 		GND : STD_LOGIC := '0';
   signal count_DUMMY : STD_LOGIC_VECTOR  (7 downto 0);
   signal en_8bit_a_DUMMY : STD_LOGIC;

   component COUNTER_EN_4BIT_A
      Port (   clear : In    STD_LOGIC;
                 clk : In    STD_LOGIC;
              enable : In    STD_LOGIC;
             enablehbit_a : Out   STD_LOGIC;
                qa_r : Out   STD_LOGIC;
                qb_r : Out   STD_LOGIC;
                qc_r : Out   STD_LOGIC;
                qd_r : Out   STD_LOGIC );
   end component;

   component SUPER_LOGIC
      Port (      A1 : In    STD_LOGIC;
                  A2 : In    STD_LOGIC;
                  A3 : In    STD_LOGIC;
                  A4 : In    STD_LOGIC;
                  A5 : In    STD_LOGIC;
                  A6 : In    STD_LOGIC;
                  B1 : In    STD_LOGIC;
                  B2 : In    STD_LOGIC;
                  C1 : In    STD_LOGIC;
                  C2 : In    STD_LOGIC;
                  D1 : In    STD_LOGIC;
                  D2 : In    STD_LOGIC;
                  E1 : In    STD_LOGIC;
                  E2 : In    STD_LOGIC;
                  F1 : In    STD_LOGIC;
                  F2 : In    STD_LOGIC;
                  F3 : In    STD_LOGIC;
                  F4 : In    STD_LOGIC;
                  F5 : In    STD_LOGIC;
                  F6 : In    STD_LOGIC;
                  MP : In    STD_LOGIC;
                  MS : In    STD_LOGIC;
                  NP : In    STD_LOGIC;
                \NS\ : In    STD_LOGIC;
                  OP : In    STD_LOGIC;
                  OS : In    STD_LOGIC;
                  PP : In    STD_LOGIC;
                  PS : In    STD_LOGIC;
                  QC : In    STD_LOGIC;
                  QR : In    STD_LOGIC;
                  QS : In    STD_LOGIC;

?? 快捷鍵說明

復(fù)制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號(hào) Ctrl + =
減小字號(hào) Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
性久久久久久久| 国产一区二区看久久| 精品国产a毛片| 91网站在线观看视频| 久久国产三级精品| 一区二区三区精品在线| 久久久久久久一区| 欧美美女直播网站| kk眼镜猥琐国模调教系列一区二区| 午夜精品福利在线| 中文字幕日韩一区| 国产日韩欧美精品综合| 欧美一级视频精品观看| 色婷婷精品大视频在线蜜桃视频| 国产一区二区h| 日韩精品乱码免费| 亚洲国产美女搞黄色| 中文字幕制服丝袜成人av| 久久综合成人精品亚洲另类欧美| 欧美日韩一区二区三区在线 | 国产日韩欧美高清在线| 欧美日韩国产综合草草| 色婷婷亚洲综合| caoporm超碰国产精品| 国产精品一区免费视频| 久久99精品久久只有精品| 日本不卡高清视频| 亚洲福利视频导航| 亚洲综合色婷婷| 综合在线观看色| 日本一区二区三区免费乱视频| 日韩一区二区免费在线观看| 欧美日韩国产成人在线免费| 欧美日韩一区二区欧美激情 | 欧美日韩国产成人在线免费| 91搞黄在线观看| 91免费视频网址| 91在线porny国产在线看| 成人黄色a**站在线观看| 国产成人av电影| 国产伦精品一区二区三区免费迷 | 欧美日本一区二区| 欧美日韩国产高清一区二区| 欧美性高清videossexo| 欧美性猛交xxxx乱大交退制版| 欧美最猛黑人xxxxx猛交| 色94色欧美sute亚洲13| 色妞www精品视频| 日本高清无吗v一区| 91福利社在线观看| 欧美三级中文字| 7777精品伊人久久久大香线蕉| 欧美精品日韩一区| 精品国精品自拍自在线| 久久久综合精品| 中文字幕免费在线观看视频一区| 欧美激情自拍偷拍| 日韩毛片一二三区| 亚洲一区在线视频观看| 日韩精品一级二级 | 日本韩国一区二区三区| 777xxx欧美| 久久青草欧美一区二区三区| 国产精品久久二区二区| 亚洲午夜精品一区二区三区他趣| 丝袜美腿亚洲色图| 国产一区视频在线看| 懂色av一区二区三区免费观看| 不卡视频在线观看| 欧美性生交片4| 欧美va亚洲va| 中文字幕一区二区三区四区| 亚洲一级二级三级在线免费观看| 视频一区视频二区中文| 韩国毛片一区二区三区| 色婷婷亚洲综合| 日韩欧美一卡二卡| 中文字幕一区视频| 日韩精品一二区| 床上的激情91.| 欧美三级电影精品| 久久午夜电影网| 亚洲精品久久久久久国产精华液| 日韩av高清在线观看| 成人听书哪个软件好| 欧美精品第一页| 中文字幕国产一区| 日本色综合中文字幕| 成人综合日日夜夜| 欧美日韩一区中文字幕| 国产夜色精品一区二区av| 亚洲在线中文字幕| 国产激情一区二区三区四区| 欧美性色综合网| 国产日韩欧美精品综合| 日本不卡免费在线视频| 91在线播放网址| 欧美va亚洲va在线观看蝴蝶网| 一区二区三区日韩精品| 国产.精品.日韩.另类.中文.在线.播放| 色视频成人在线观看免| 欧美极品aⅴ影院| 免费在线观看视频一区| 欧美性猛交xxxxxx富婆| 国产精品久久一卡二卡| 免费观看一级特黄欧美大片| 色欧美乱欧美15图片| 国产精品污www在线观看| 久久精品国产亚洲一区二区三区| 在线视频观看一区| 国产精品污污网站在线观看| 国产在线精品一区在线观看麻豆| 欧美日韩一区在线观看| 国产精品久久看| 国产一区二区三区在线观看免费视频 | 在线国产亚洲欧美| 国产精品久久99| 国产盗摄一区二区| 精品少妇一区二区三区免费观看| 午夜久久久久久| 欧美亚洲日本国产| 136国产福利精品导航| 国产aⅴ综合色| 久久亚洲春色中文字幕久久久| 日产欧产美韩系列久久99| 欧美日本在线播放| 水野朝阳av一区二区三区| 欧美三级视频在线| 亚洲成av人片在线| 欧美日韩免费在线视频| 亚洲国产色一区| 91久久精品网| 亚洲精品视频免费观看| 97久久精品人人做人人爽| 国产精品久久影院| 99久久久久免费精品国产| 国产精品欧美精品| 91最新地址在线播放| 亚洲三级电影全部在线观看高清| 91在线视频官网| 亚洲人成人一区二区在线观看 | 日韩一区和二区| 欧美aaaaa成人免费观看视频| 欧美一区二区私人影院日本| 日本欧美一区二区在线观看| 日韩免费在线观看| 国产精品综合久久| 国产精品欧美一级免费| 色综合久久天天| 亚洲在线成人精品| 欧美精品v日韩精品v韩国精品v| 日韩国产欧美三级| 精品欧美乱码久久久久久1区2区| 激情久久五月天| 欧美激情综合五月色丁香小说| av电影一区二区| 一区二区三区四区精品在线视频| 欧美日本一区二区三区四区| 久久成人羞羞网站| 国产精品麻豆久久久| 欧美性色欧美a在线播放| 美女视频一区在线观看| 国产亚洲成年网址在线观看| 99r精品视频| 午夜不卡在线视频| 久久久777精品电影网影网 | 日韩精品中文字幕一区二区三区| 国内外成人在线视频| 国产精品久久毛片av大全日韩| 91国模大尺度私拍在线视频| 日韩精品一区第一页| 国产色91在线| 欧美在线三级电影| 久久精品国产色蜜蜜麻豆| 欧美经典三级视频一区二区三区| 色婷婷国产精品综合在线观看| 日韩av一区二区三区四区| 中文字幕欧美区| 欧美日韩成人在线| 国产黄色精品视频| 亚洲成av人**亚洲成av**| 久久久亚洲精品一区二区三区| 99精品偷自拍| 日韩av一级片| 亚洲日本在线看| 精品国产91九色蝌蚪| 色一情一乱一乱一91av| 国产麻豆视频一区| 亚洲v精品v日韩v欧美v专区| 欧美激情一区二区三区蜜桃视频| 欧美日韩精品一区二区天天拍小说 | 国产999精品久久| 亚洲国产日韩精品| 国产欧美日韩不卡免费| 欧美精品电影在线播放| 色又黄又爽网站www久久| 国产在线精品国自产拍免费| 亚洲成av人片在线观看无码| 国产精品久久久久久妇女6080| 精品少妇一区二区三区 |