亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? example_en_32bit_a.chp

?? VHDL examples for counter design, use QuickLogic eclips
?? CHP
?? 第 1 頁 / 共 5 頁
字號:
# Created by SPDE version SpDE 9.5 Release Build2 on Thu Aug 14 11:17:28 2003
# SpDE built May 29 2003 14:39:41
# Device file compiled on Thu May 29 16:40:56 2003
QDIF 5
file ql8325
package PS484
tools
  partdef 9400
  design 9500
  logic optimizer 9500
    option Mode string Quality
    option Goal string Speed
    option p2Level integer 1
    option Level integer 2
    option IgnorePack boolean false
    option Utilization integer 38
    option FragAUtilization integer 14
    option FragFUtilization integer 23
    option FragOUtilization integer 34
    option FragNUtilization integer 34
    option FragQUtilization integer 32
    option FragQ2Utilization integer 32
    option UseNonBondedPads boolean true
  placer 9500
    option Seed integer 42
    option Mode string Quality
    option Lambda float 0.300000
    option Level integer 1
    option FastAnnealer integer 2
  router 9510
    option MinCycles integer 5
    option MaxCycles integer 512
    option Seed integer 42
    option LoopCnt integer 5
    option MaxHidriveFanouts integer 20
    option CongestionTable integer 0
    option RouteMode integer 0
    option PureMagic integer 0
    option NetMagic integer 0
    option UnusedIO string 0
  delay modeler 9500
    option Mode string Commercial
    option Corner string Worst
    option OutPadCap float 30.000000
    option SpeedGrade string 8
    option LowPower boolean false
    option CustomVccBest float 1.800000
    option CustomVccNominal float 1.800000
    option CustomVccWorst float 1.800000
    option CustomVccLPBest float 3.600000
    option CustomVccLPNominal float 3.300000
    option CustomVccLPWorst float 3.000000
    option CustomTempBest float 25.000000
    option CustomTempNominal float 25.000000
    option CustomTempWorst float 25.000000
  back annotation 9500
  verifier 9500
    option Strip boolean false
    option RemoveBuffersOnLoad boolean false
    option RemoveConstFFs boolean true
    option FixGlobalClks boolean true
    option IgnorePackOnBuffers boolean false
  auto buffer 9500
    option BypassMux boolean true
    option Buf_FanoutBuffer integer 4
    option Buf_Fanout2Regions integer 8
    option Buf_Fanout4Regions integer 12
    option MinBinSize integer 5
end
library EXAMPLE_EN_32BIT_A
  gates 19
  terms 467
  ports 567
  gate OUTPAD_25UM cell BIDIR
    term SLEWRATE port SLEWRATE end
    term WPD port WPD end
    term ISEL port ISEL end
    term P port IP end
    term A port OQI end
    term GND port IQR port IQE port IQC end
    term VCC port ESEL port OSEL port IE port EQE end
  end
  gate INPAD_25UM cell BIDIR
    term SLEWRATE port SLEWRATE end
    term WPD port WPD end
    term ISEL port ISEL end
    term Q port IZ end
    term P port IP end
    term GND port IQR port IQE port IE port IQC end
    term VCC port EQE port ESEL port OQI port OSEL end
  end
  gate CKPAD_25UM cell CLOCK
    term GND end
    term VCC end
    term Q port IC end
    term P port IP end
  end
  gate SUPER_LOGIC cell LOGIC
    term DCLK port DCLK end
    term CLKSEL port CLKSEL end
    term GND end
    term VCC end
    term QZ port QZ end
    term Q2Z port Q2Z end
    term OZ port OZ end
    term NZ port NZ end
    term FZ port FZ end
    term AZ port AZ end
    term QS port QS end
    term QR port QR end
    term QC port QC end
    term PS port PS end
    term PP port PP end
    term OS port OS end
    term OP port OP end
    term NS port NS end
    term NP port NP end
    term MS port MS end
    term MP port MP end
    term F6 port F6 end
    term F5 port F5 end
    term F4 port F4 end
    term F3 port F3 end
    term F2 port F2 end
    term F1 port F1 end
    term E2 port E2 end
    term E1 port E1 end
    term D2 port D2 end
    term D1 port D1 end
    term C2 port C2 end
    term C1 port C1 end
    term B2 port B2 end
    term B1 port B1 end
    term A6 port A6 end
    term A5 port A5 end
    term A4 port A4 end
    term A3 port A3 end
    term A2 port A2 end
    term A1 port A1 end
  end
  gate RAM256X4 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[3] port WD13 end
    term WD[2] port WD9 end
    term WD[1] port WD4 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[3] port RD13 end
    term RD[2] port RD9 end
    term RD[1] port RD4 end
    term RD[0] port RD0 end
    term GND port WA8 port RA8 port WD17 port WD16 port WD15 port WD14 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD3 port WD2 port WD1 port MODE0 end
    term VCC port MODE1 end
  end
  gate RAM512X2 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[1] port WD9 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[1] port RD9 end
    term RD[0] port RD0 end
    term GND port WD17 port WD16 port WD15 port WD14 port WD13 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD4 port WD3 port WD2 port WD1 end
    term VCC port MODE1 port MODE0 end
  end
  gate RAM128X9 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[8] port WD17 end
    term WD[7] port WD15 end
    term WD[6] port WD13 end
    term WD[5] port WD11 end
    term WD[4] port WD9 end
    term WD[3] port WD6 end
    term WD[2] port WD4 end
    term WD[1] port WD2 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[8] port RD17 end
    term RD[7] port RD15 end
    term RD[6] port RD13 end
    term RD[5] port RD11 end
    term RD[4] port RD9 end
    term RD[3] port RD6 end
    term RD[2] port RD4 end
    term RD[1] port RD2 end
    term RD[0] port RD0 end
    term GND port WA8 port WA7 port RA8 port RA7 port WD16 port WD14 port WD12 port WD10 port WD8 port WD7 port WD5 port WD3 port WD1 port MODE1 end
    term VCC port MODE0 end
  end
  gate RAM64X18 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[17] port WD17 end
    term WD[16] port WD16 end
    term WD[15] port WD15 end
    term WD[14] port WD14 end
    term WD[13] port WD13 end
    term WD[12] port WD12 end
    term WD[11] port WD11 end
    term WD[10] port WD10 end
    term WD[9] port WD9 end
    term WD[8] port WD8 end
    term WD[7] port WD7 end
    term WD[6] port WD6 end
    term WD[5] port WD5 end
    term WD[4] port WD4 end
    term WD[3] port WD3 end
    term WD[2] port WD2 end
    term WD[1] port WD1 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[17] port RD17 end
    term RD[16] port RD16 end
    term RD[15] port RD15 end
    term RD[14] port RD14 end
    term RD[13] port RD13 end
    term RD[12] port RD12 end
    term RD[11] port RD11 end
    term RD[10] port RD10 end
    term RD[9] port RD9 end
    term RD[8] port RD8 end
    term RD[7] port RD7 end
    term RD[6] port RD6 end
    term RD[5] port RD5 end
    term RD[4] port RD4 end
    term RD[3] port RD3 end
    term RD[2] port RD2 end
    term RD[1] port RD1 end
    term RD[0] port RD0 end
    term GND port WA8 port WA7 port WA6 port RA8 port RA7 port RA6 port MODE1 port MODE0 end
    term VCC end
  end
  gate RAM512X4_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[3] port WD13 end
    term WD[2] port WD9 end
    term WD[1] port WD4 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[3] port RD13 end
    term RD[2] port RD9 end
    term RD[1] port RD4 end
    term RD[0] port RD0 end
    term GND port WA9 port RA9 port WD17 port WD16 port WD15 port WD14 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD3 port WD2 port WD1 port MODE0 end
    term VCC port MODE1 end
  end
  gate RAM1024X2_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[9] port WA9 end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[9] port RA9 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[1] port WD9 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[1] port RD9 end
    term RD[0] port RD0 end
    term GND port WD17 port WD16 port WD15 port WD14 port WD13 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD4 port WD3 port WD2 port WD1 end
    term VCC port MODE1 port MODE0 end
  end
  gate RAM256X9_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[8] port WD17 end
    term WD[7] port WD15 end
    term WD[6] port WD13 end
    term WD[5] port WD11 end
    term WD[4] port WD9 end
    term WD[3] port WD6 end
    term WD[2] port WD4 end
    term WD[1] port WD2 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[8] port RD17 end
    term RD[7] port RD15 end
    term RD[6] port RD13 end
    term RD[5] port RD11 end
    term RD[4] port RD9 end
    term RD[3] port RD6 end
    term RD[2] port RD4 end
    term RD[1] port RD2 end
    term RD[0] port RD0 end
    term GND port WA9 port WA8 port RA9 port RA8 port WD16 port WD14 port WD12 port WD10 port WD8 port WD7 port WD5 port WD3 port WD1 port MODE1 end
    term VCC port MODE0 end
  end
  gate RAM128X18_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[17] port WD17 end
    term WD[16] port WD16 end
    term WD[15] port WD15 end
    term WD[14] port WD14 end
    term WD[13] port WD13 end
    term WD[12] port WD12 end
    term WD[11] port WD11 end
    term WD[10] port WD10 end
    term WD[9] port WD9 end
    term WD[8] port WD8 end
    term WD[7] port WD7 end
    term WD[6] port WD6 end
    term WD[5] port WD5 end
    term WD[4] port WD4 end
    term WD[3] port WD3 end
    term WD[2] port WD2 end
    term WD[1] port WD1 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[17] port RD17 end
    term RD[16] port RD16 end
    term RD[15] port RD15 end
    term RD[14] port RD14 end
    term RD[13] port RD13 end

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
在线观看区一区二| 一区二区三区久久| 一区二区日韩电影| 国产精品99久| 欧美一区二区免费视频| 亚洲另类色综合网站| 国产精品主播直播| 欧美一区二区三区小说| 亚洲一区二区三区在线看| 大白屁股一区二区视频| 日韩午夜av一区| 午夜精品福利在线| 色婷婷av久久久久久久| 国产日韩欧美不卡| 狠狠色丁香久久婷婷综合_中| 色先锋资源久久综合| 欧美国产精品中文字幕| 九九久久精品视频 | 日韩高清欧美激情| 色综合天天性综合| 国产欧美日韩一区二区三区在线观看| 婷婷久久综合九色国产成人| 欧美亚洲丝袜传媒另类| 成人欧美一区二区三区视频网页 | 日韩一二三区视频| 天堂一区二区在线| 欧美日本韩国一区| 婷婷久久综合九色综合绿巨人| 色婷婷国产精品久久包臀 | 午夜精彩视频在线观看不卡| 91福利精品视频| 亚洲人一二三区| 色综合中文字幕国产| 欧美国产精品中文字幕| 成人国产亚洲欧美成人综合网| 欧美国产日韩在线观看| 国产99久久久精品| 最新国产成人在线观看| 欧美在线一二三四区| 亚洲电影中文字幕在线观看| 欧美性色综合网| 全国精品久久少妇| 精品国产123| 高清国产一区二区三区| 亚洲四区在线观看| 在线观看av一区| 天天综合色天天综合| 精品国产区一区| 国产91清纯白嫩初高中在线观看| 中文字幕av一区 二区| 91免费视频网址| 午夜精品一区在线观看| 精品福利一二区| 99久久国产综合色|国产精品| 亚洲精品免费一二三区| 91精品国产一区二区三区| 国产精品自产自拍| 亚洲乱码精品一二三四区日韩在线| 91麻豆精品视频| 视频精品一区二区| 久久久www免费人成精品| 色婷婷综合久久久| 久久精品国产澳门| 亚洲视频在线一区| 欧美成人aa大片| 99久久精品国产一区| 五月婷婷综合在线| 国产精品乱码妇女bbbb| 欧美日本在线一区| 成人免费黄色在线| 午夜欧美电影在线观看| 欧美韩国一区二区| 欧美日韩成人综合天天影院| 国产精品1区2区| 午夜精品久久久久| 亚洲欧美在线aaa| 日韩久久久久久| 色综合久久久久综合99| 精品中文字幕一区二区小辣椒 | 天堂成人国产精品一区| 国产精品美女久久久久aⅴ国产馆| 欧洲精品中文字幕| 成人教育av在线| 麻豆传媒一区二区三区| 亚洲欧美成人一区二区三区| 26uuu国产在线精品一区二区| 欧美日韩精品一区二区三区| 成人性生交大片免费看中文| 美女国产一区二区三区| 一区二区成人在线| 亚洲人成影院在线观看| 国产欧美中文在线| www国产成人| 91精品国产欧美一区二区成人| 99久久国产综合精品女不卡 | 日本中文一区二区三区| 亚洲色图.com| 国产精品护士白丝一区av| 亚洲精品一区二区三区影院| 在线不卡a资源高清| 精品婷婷伊人一区三区三| 91色.com| 91视频一区二区三区| av亚洲精华国产精华| 盗摄精品av一区二区三区| 国内精品第一页| 国产一区二区在线影院| 狠狠色丁香久久婷婷综合丁香| 免费看欧美女人艹b| 日韩精品电影在线| 午夜精品成人在线视频| 亚洲成人久久影院| 亚洲成年人影院| 日日夜夜一区二区| 日本视频在线一区| 玖玖九九国产精品| 精品一区二区三区免费播放| 天堂午夜影视日韩欧美一区二区| 亚洲国产成人av| 视频精品一区二区| 精品在线视频一区| 国产精品88av| jlzzjlzz亚洲女人18| 91在线小视频| 91电影在线观看| 欧美精品黑人性xxxx| 91精品欧美一区二区三区综合在 | 日本一区二区三区久久久久久久久不 | 亚洲综合丝袜美腿| 亚洲国产欧美日韩另类综合| 亚洲一区二区欧美| 日韩经典中文字幕一区| 精品一二三四区| 高清成人免费视频| 日本高清无吗v一区| 欧美一区三区四区| 久久久99精品久久| 18涩涩午夜精品.www| 亚洲在线视频免费观看| 视频一区二区不卡| 高清av一区二区| 一本一本久久a久久精品综合麻豆 一本一道波多野结衣一区二区 | 国产成人av网站| 91一区一区三区| 4438x成人网最大色成网站| 久久久久久99久久久精品网站| 国产精品网站在线| 午夜精品视频在线观看| 国产在线视视频有精品| 91福利小视频| 久久久久久久综合日本| 亚洲影院免费观看| 国产麻豆精品一区二区| 在线观看视频一区二区| 欧美精品一区二区三| 亚洲欧美一区二区三区国产精品| 五月婷婷色综合| 日本韩国一区二区三区视频| 欧美va在线播放| 一区二区在线看| 国产精品一线二线三线| 91福利在线看| 国产精品污网站| 美女一区二区三区| 在线一区二区三区四区五区| 欧美精品一区二区蜜臀亚洲| 一区二区三区日本| 国产suv精品一区二区883| 欧美一区二区三区视频| 亚洲日本一区二区三区| 国产成人在线色| 日韩美女主播在线视频一区二区三区| 亚洲三级小视频| 成人深夜福利app| 精品91自产拍在线观看一区| 午夜精品一区在线观看| 色婷婷国产精品久久包臀 | 亚洲最新视频在线观看| 国产成人在线视频网址| 日韩一区二区三区四区五区六区| 一区二区久久久| 99久久er热在这里只有精品15 | 一区二区三区四区在线免费观看 | 欧美无砖专区一中文字| 久久精品日韩一区二区三区| 毛片不卡一区二区| 欧美精品欧美精品系列| 亚洲在线视频免费观看| 97精品久久久久中文字幕 | 久久久久久**毛片大全| 久久精工是国产品牌吗| 91麻豆精品国产91久久久更新时间| 亚洲欧美乱综合| 色国产综合视频| 一区二区三区国产精品| 91丨porny丨国产入口| 蜜桃av一区二区三区电影| 欧美日韩一区二区三区高清| 亚洲欧美二区三区| 欧美在线观看一区二区|