?? example_16bit_load.rpt
字號:
++++++++++++++++++++++
| Design Information |
++++++++++++++++++++++
Design: example_16bit_load
SpDE Version: SpDE 9.5 Release Build2
Report Generated: Fri Aug 15 11:30:51 2003
CHIP Last Updated: N/A
Part Type: ql8325
Speed Grade: 8
Operating Range: Commercial
Package Type: 484 PIN PBGA
Link Check Sum: Undetermined: sequencer has not yet been run
+++++++++++++++++++++++++++
| Utilization Information |
+++++++++++++++++++++++++++
Utilized cells (preplacement): 38 of 1536 (2.5%)
Utilized cells (postplacement): 38 of 1536 (2.5%)
Utilized Logic cell Frags (preplacement): 176 of 9216 (1.9%)
Utilized Logic cell Frags (postplacement): 178 of 9216 (1.9%)
Utilized Fragment A : 14
Utilized Fragment F : 22
Utilized Fragment O : 36
Utilized Fragment N : 38
IO control cells: 0 of 16 (0.0%)
Clock only cells: 2 of 9 (22.2%)
Bi directional cells: 34 of 310 (11.0%)
RAM cells: 0 of 24 (0.0%)
ECU cells: 0 of 12 (0.0%)
PLL cells: 0 of 4 (0.0%)
Flip-Flop of IO cells: 0 of 316 (0.0%)
1st Flip-Flop of Logic cells: 35 of 1536 (2.3%)
2nd Flip-Flop of Logic cells: 33 of 1536 (2.1%)
Routing resources: 824 of 119527 (0.7%)
ViaLink resources: 656 of 3213992 (0.0%)
+++++++++++++++++++++++++++++++++++++++++++
| Clock Network Utilization by clock pads |
+++++++++++++++++++++++++++++++++++++++++++
Clock Network Net Pin Quad Load
++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++
PLLMUX_TL4 clear L3 Top Left 19
PLLMUX_TL2 clk L1 Top Left 36
+++++++++++++++++++++++++++++++++++++++++++++++
| Clock Network Utilization by Internal Logic |
+++++++++++++++++++++++++++++++++++++++++++++++
++++++++++++++++++++++++++++++++++++
| Clock Network Utilization by PLL |
++++++++++++++++++++++++++++++++++++
|Available HSCK Clock Networks|
Quad TOP LEFT : 5 of 5 QuadNets available (100.0%)
Quad TOP RIGHT : 5 of 5 QuadNets available (100.0%)
Quad BOTTOM LEFT : 5 of 5 QuadNets available (100.0%)
Quad BOTTOM RIGHT : 5 of 5 QuadNets available (100.0%)
++++++++++++++++++
| Timing Results |
++++++++++++++++++
Summary:
Clock Frequency Setup Time Clock to Out
+++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++
clk_in 228 MHz / 4.4 ns 3.5 ns 5.7 ns
Inter Clock Domain Delay Matrix
+++++++++++++++++++++++++++++++
Clock0 = clk_in
Clock0
Clock0 4.4 ns
++++++++++++++++++++++++++++++++++++++++++
| Tools run on design example_16bit_load |
++++++++++++++++++++++++++++++++++++++++++
partdef 9.4
design 9.5
logic optimizer 9.5 Mode = Quality Goal = Speed IgnorePack = FALSE UseNonBondedPads = TRUE Run Time 0:00:01
placer 9.5 Seed = 42 Mode = Quality Run Time 0:00:13
router 9.51 Seed = 42 Run Time 0:00:02
delay modeler 9.5 Mode = Commercial Corner = Worst SpeedGrade = 8 LowPower = FALSE Run Time 0:00:01
verifier 9.5
auto buffer 9.5
+++++++++++++
| Pin Table |
+++++++++++++
Display Pin Info option is FALSE.
Pin information will not be displayed.
++++++++++++++++++++
| Fixed Flip Flops |
++++++++++++++++++++
None
+++++++++++++++++++
| Fixed RAM cells |
+++++++++++++++++++
None
+++++++++++++++++++
| Fixed ECU cells |
+++++++++++++++++++
None
+++++++++++++++++++++++++++++++++++++
| Nets Removed by Technology Mapper |
+++++++++++++++++++++++++++++++++++++
Removed Nets option is FALSE.
Removed Nets information will not be displayed.
++++++++++ The end of report file ++++++++++
?? 快捷鍵說明
復(fù)制代碼
Ctrl + C
搜索代碼
Ctrl + F
全屏模式
F11
切換主題
Ctrl + Shift + D
顯示快捷鍵
?
增大字號
Ctrl + =
減小字號
Ctrl + -