亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? example_32bit_load.chp

?? VHDL examples for counter design, use QuickLogic eclips
?? CHP
?? 第 1 頁 / 共 5 頁
字號:
# Created by SPDE version SpDE 9.5 Release Build2 on Fri Aug 15 13:30:42 2003
# SpDE built May 29 2003 14:39:41
# Device file compiled on Thu May 29 16:40:56 2003
QDIF 5
file ql8325
package PS484
tools
  partdef 9400
  design 9500
  logic optimizer 9500
    option Mode string Quality
    option Goal string Speed
    option p2Level integer 1
    option Level integer 2
    option IgnorePack boolean false
    option Utilization integer 76
    option FragAUtilization integer 27
    option FragFUtilization integer 43
    option FragOUtilization integer 74
    option FragNUtilization integer 75
    option FragQUtilization integer 72
    option FragQ2Utilization integer 65
    option UseNonBondedPads boolean true
  placer 9500
    option Seed integer 42
    option Mode string Quality
    option Lambda float 0.300000
    option Level integer 1
    option FastAnnealer integer 2
  router 9510
    option MinCycles integer 5
    option MaxCycles integer 512
    option Seed integer 42
    option LoopCnt integer 5
    option MaxHidriveFanouts integer 20
    option CongestionTable integer 0
    option RouteMode integer 0
    option PureMagic integer 0
    option NetMagic integer 0
    option UnusedIO string 0
  delay modeler 9500
    option Mode string Commercial
    option Corner string Worst
    option OutPadCap float 30.000000
    option SpeedGrade string 8
    option LowPower boolean false
    option CustomVccBest float 1.800000
    option CustomVccNominal float 1.800000
    option CustomVccWorst float 1.800000
    option CustomVccLPBest float 3.600000
    option CustomVccLPNominal float 3.300000
    option CustomVccLPWorst float 3.000000
    option CustomTempBest float 25.000000
    option CustomTempNominal float 25.000000
    option CustomTempWorst float 25.000000
  verifier 9500
    option Strip boolean false
    option RemoveBuffersOnLoad boolean false
    option RemoveConstFFs boolean true
    option FixGlobalClks boolean true
    option IgnorePackOnBuffers boolean false
  auto buffer 9500
    option BypassMux boolean true
    option Buf_FanoutBuffer integer 4
    option Buf_Fanout2Regions integer 8
    option Buf_Fanout4Regions integer 12
    option MinBinSize integer 5
end
library EXAMPLE_32BIT_LOAD
  gates 18
  terms 463
  ports 560
  gate OUTPAD_25UM cell BIDIR
    term SLEWRATE port SLEWRATE end
    term WPD port WPD end
    term ISEL port ISEL end
    term P port IP end
    term A port OQI end
    term GND port IQR port IQE port IQC end
    term VCC port ESEL port OSEL port IE port EQE end
  end
  gate INPAD_25UM cell BIDIR
    term SLEWRATE port SLEWRATE end
    term WPD port WPD end
    term ISEL port ISEL end
    term Q port IZ end
    term P port IP end
    term GND port IQR port IQE port IE port IQC end
    term VCC port EQE port ESEL port OQI port OSEL end
  end
  gate CKPAD_25UM cell CLOCK
    term GND end
    term VCC end
    term Q port IC end
    term P port IP end
  end
  gate SUPER_LOGIC cell LOGIC
    term DCLK port DCLK end
    term CLKSEL port CLKSEL end
    term GND end
    term VCC end
    term QZ port QZ end
    term Q2Z port Q2Z end
    term OZ port OZ end
    term NZ port NZ end
    term FZ port FZ end
    term AZ port AZ end
    term QS port QS end
    term QR port QR end
    term QC port QC end
    term PS port PS end
    term PP port PP end
    term OS port OS end
    term OP port OP end
    term NS port NS end
    term NP port NP end
    term MS port MS end
    term MP port MP end
    term F6 port F6 end
    term F5 port F5 end
    term F4 port F4 end
    term F3 port F3 end
    term F2 port F2 end
    term F1 port F1 end
    term E2 port E2 end
    term E1 port E1 end
    term D2 port D2 end
    term D1 port D1 end
    term C2 port C2 end
    term C1 port C1 end
    term B2 port B2 end
    term B1 port B1 end
    term A6 port A6 end
    term A5 port A5 end
    term A4 port A4 end
    term A3 port A3 end
    term A2 port A2 end
    term A1 port A1 end
  end
  gate RAM256X4 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[3] port WD13 end
    term WD[2] port WD9 end
    term WD[1] port WD4 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[3] port RD13 end
    term RD[2] port RD9 end
    term RD[1] port RD4 end
    term RD[0] port RD0 end
    term GND port WA8 port RA8 port WD17 port WD16 port WD15 port WD14 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD3 port WD2 port WD1 port MODE0 end
    term VCC port MODE1 end
  end
  gate RAM512X2 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[1] port WD9 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[1] port RD9 end
    term RD[0] port RD0 end
    term GND port WD17 port WD16 port WD15 port WD14 port WD13 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD4 port WD3 port WD2 port WD1 end
    term VCC port MODE1 port MODE0 end
  end
  gate RAM128X9 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[8] port WD17 end
    term WD[7] port WD15 end
    term WD[6] port WD13 end
    term WD[5] port WD11 end
    term WD[4] port WD9 end
    term WD[3] port WD6 end
    term WD[2] port WD4 end
    term WD[1] port WD2 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[8] port RD17 end
    term RD[7] port RD15 end
    term RD[6] port RD13 end
    term RD[5] port RD11 end
    term RD[4] port RD9 end
    term RD[3] port RD6 end
    term RD[2] port RD4 end
    term RD[1] port RD2 end
    term RD[0] port RD0 end
    term GND port WA8 port WA7 port RA8 port RA7 port WD16 port WD14 port WD12 port WD10 port WD8 port WD7 port WD5 port WD3 port WD1 port MODE1 end
    term VCC port MODE0 end
  end
  gate RAM64X18 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[17] port WD17 end
    term WD[16] port WD16 end
    term WD[15] port WD15 end
    term WD[14] port WD14 end
    term WD[13] port WD13 end
    term WD[12] port WD12 end
    term WD[11] port WD11 end
    term WD[10] port WD10 end
    term WD[9] port WD9 end
    term WD[8] port WD8 end
    term WD[7] port WD7 end
    term WD[6] port WD6 end
    term WD[5] port WD5 end
    term WD[4] port WD4 end
    term WD[3] port WD3 end
    term WD[2] port WD2 end
    term WD[1] port WD1 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[17] port RD17 end
    term RD[16] port RD16 end
    term RD[15] port RD15 end
    term RD[14] port RD14 end
    term RD[13] port RD13 end
    term RD[12] port RD12 end
    term RD[11] port RD11 end
    term RD[10] port RD10 end
    term RD[9] port RD9 end
    term RD[8] port RD8 end
    term RD[7] port RD7 end
    term RD[6] port RD6 end
    term RD[5] port RD5 end
    term RD[4] port RD4 end
    term RD[3] port RD3 end
    term RD[2] port RD2 end
    term RD[1] port RD1 end
    term RD[0] port RD0 end
    term GND port WA8 port WA7 port WA6 port RA8 port RA7 port RA6 port MODE1 port MODE0 end
    term VCC end
  end
  gate RAM512X4_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[3] port WD13 end
    term WD[2] port WD9 end
    term WD[1] port WD4 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[3] port RD13 end
    term RD[2] port RD9 end
    term RD[1] port RD4 end
    term RD[0] port RD0 end
    term GND port WA9 port RA9 port WD17 port WD16 port WD15 port WD14 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD3 port WD2 port WD1 port MODE0 end
    term VCC port MODE1 end
  end
  gate RAM1024X2_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[9] port WA9 end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[9] port RA9 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[1] port WD9 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[1] port RD9 end
    term RD[0] port RD0 end
    term GND port WD17 port WD16 port WD15 port WD14 port WD13 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD4 port WD3 port WD2 port WD1 end
    term VCC port MODE1 port MODE0 end
  end
  gate RAM256X9_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[8] port WD17 end
    term WD[7] port WD15 end
    term WD[6] port WD13 end
    term WD[5] port WD11 end
    term WD[4] port WD9 end
    term WD[3] port WD6 end
    term WD[2] port WD4 end
    term WD[1] port WD2 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[8] port RD17 end
    term RD[7] port RD15 end
    term RD[6] port RD13 end
    term RD[5] port RD11 end
    term RD[4] port RD9 end
    term RD[3] port RD6 end
    term RD[2] port RD4 end
    term RD[1] port RD2 end
    term RD[0] port RD0 end
    term GND port WA9 port WA8 port RA9 port RA8 port WD16 port WD14 port WD12 port WD10 port WD8 port WD7 port WD5 port WD3 port WD1 port MODE1 end
    term VCC port MODE0 end
  end
  gate RAM128X18_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[17] port WD17 end
    term WD[16] port WD16 end
    term WD[15] port WD15 end
    term WD[14] port WD14 end
    term WD[13] port WD13 end
    term WD[12] port WD12 end
    term WD[11] port WD11 end
    term WD[10] port WD10 end
    term WD[9] port WD9 end
    term WD[8] port WD8 end
    term WD[7] port WD7 end
    term WD[6] port WD6 end
    term WD[5] port WD5 end
    term WD[4] port WD4 end
    term WD[3] port WD3 end
    term WD[2] port WD2 end
    term WD[1] port WD1 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[17] port RD17 end
    term RD[16] port RD16 end
    term RD[15] port RD15 end
    term RD[14] port RD14 end
    term RD[13] port RD13 end
    term RD[12] port RD12 end
    term RD[11] port RD11 end
    term RD[10] port RD10 end
    term RD[9] port RD9 end
    term RD[8] port RD8 end
    term RD[7] port RD7 end
    term RD[6] port RD6 end
    term RD[5] port RD5 end
    term RD[4] port RD4 end
    term RD[3] port RD3 end
    term RD[2] port RD2 end
    term RD[1] port RD1 end
    term RD[0] port RD0 end
    term GND port WA9 port WA8 port WA7 port RA9 port RA8 port RA7 port MODE1 port MODE0 end
    term VCC end
  end
  gate ECU cell QMATH

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品一区二区三区蜜桃| 亚洲国产日韩在线一区模特| 老司机午夜精品99久久| 91精品国产麻豆| 国产精品一区二区不卡| 精品嫩草影院久久| 国产精品国产a| 国产91精品一区二区麻豆网站| 亚洲国产一区二区在线播放| 欧美一区二区三区思思人| 蜜桃精品视频在线| 亚洲va国产va欧美va观看| 日韩国产高清影视| 亚洲色图欧洲色图婷婷| 国产三级一区二区三区| 日韩欧美国产成人一区二区| 国产盗摄女厕一区二区三区| 欧美精品一区二区三区蜜桃视频| 亚洲一区二区四区蜜桃| 91麻豆swag| 夜夜嗨av一区二区三区网页| 色综合天天综合网国产成人综合天| 国内精品在线播放| 亚洲成人免费观看| 性感美女久久精品| 国产日韩精品一区二区浪潮av| 欧美军同video69gay| 日本精品一区二区三区四区的功能| 国产曰批免费观看久久久| 美女一区二区在线观看| 蜜臀av一区二区| 伦理电影国产精品| 成人黄色国产精品网站大全在线免费观看| 国产麻豆精品95视频| 亚洲高清在线视频| 亚洲福利一区二区| 日本亚洲电影天堂| 国产精品综合一区二区| 色综合天天综合网天天狠天天| 色综合 综合色| 日韩欧美成人午夜| 亚洲一区二区三区四区在线| 国产精品一二一区| 91视频.com| 色婷婷亚洲婷婷| 日韩女优毛片在线| 成人免费一区二区三区在线观看 | 狠狠色2019综合网| 韩国精品在线观看| 欧美三级电影在线看| 国产亚洲欧洲997久久综合 | 久88久久88久久久| 成人精品一区二区三区四区| 91蝌蚪porny| 中文字幕中文乱码欧美一区二区| 午夜精品影院在线观看| 国产成人精品1024| 欧美精品一区二区久久久| 亚洲精品乱码久久久久久日本蜜臀 | 日韩精品1区2区3区| 亚洲欧洲日本在线| 91精品国产一区二区三区蜜臀| 久久青草国产手机看片福利盒子 | 麻豆极品一区二区三区| 久久精品免费观看| 精品国产污网站| 成人综合婷婷国产精品久久| 亚洲精选视频免费看| 91精品国产91久久久久久一区二区 | 久久久久久久久伊人| 韩国成人福利片在线播放| 精品久久久久久久久久久久久久久 | 欧美高清一级片在线观看| 91色视频在线| 日韩成人免费在线| 在线观看亚洲成人| 亚洲女性喷水在线观看一区| 成人综合在线观看| 久久久久久久久久久久久夜| 日本麻豆一区二区三区视频| 色婷婷久久一区二区三区麻豆| 中文字幕永久在线不卡| 99re成人精品视频| 一区二区三区不卡在线观看| 91麻豆精品91久久久久同性| 极品少妇xxxx精品少妇| 中文字幕中文字幕一区二区| 欧美一区二区免费视频| 国产福利不卡视频| 丝袜美腿亚洲色图| 国产精品久久久久久久久快鸭 | 在线播放欧美女士性生活| 黄色日韩网站视频| www.综合网.com| 国产91精品入口| 99视频在线精品| 91麻豆精品一区二区三区| 在线视频一区二区免费| 国产在线精品不卡| 欧美日韩你懂得| 欧美视频你懂的| 91精品福利视频| 欧美视频三区在线播放| av激情成人网| 91捆绑美女网站| 欧美午夜一区二区三区免费大片| 一本色道久久综合精品竹菊| 成人国产精品免费| 国产精品一区二区久久精品爱涩| 亚洲电影欧美电影有声小说| 亚洲国产另类av| 日本午夜精品视频在线观看 | 麻豆精品在线视频| av电影在线观看完整版一区二区| 欧美日韩免费高清一区色橹橹| 2020日本不卡一区二区视频| 亚洲另类在线视频| 国产成人高清视频| 精品久久人人做人人爱| 亚洲最大成人综合| 成人国产精品免费网站| 精品久久久久久综合日本欧美| 亚洲gay无套男同| 在线免费观看日本一区| 亚洲欧美在线视频| 成人一级黄色片| 国产亚洲一区二区三区四区| 精品一区二区免费在线观看| 精品亚洲国内自在自线福利| 99在线精品免费| 久久色.com| 免费看精品久久片| 日本精品免费观看高清观看| 国产精品你懂的| 丁香五精品蜜臀久久久久99网站| 欧美一区二区三区在线视频| 亚洲影院在线观看| 91麻豆精品秘密| 国产日韩欧美在线一区| 国产福利一区二区三区视频| 26uuu另类欧美| 国产精品一级片在线观看| www.亚洲在线| 亚洲精品日韩一| 91尤物视频在线观看| 亚洲国产精品精华液ab| 波多野结衣亚洲一区| 中文在线一区二区| 国产精品久久三| 黄色精品一二区| 国产精品久久777777| 色偷偷成人一区二区三区91 | 精品一区二区三区影院在线午夜 | 久久久久久久综合色一本| 国产精品久久久久永久免费观看 | 538在线一区二区精品国产| 日韩精品一区二区三区在线观看| 国产欧美日韩在线看| 日本亚洲免费观看| 欧美日韩一二三区| 国产色婷婷亚洲99精品小说| 男女激情视频一区| 欧美系列在线观看| 国产日韩在线不卡| 国产美女在线观看一区| 欧美成人精品3d动漫h| 天堂蜜桃91精品| 日韩一级二级三级精品视频| 伊人开心综合网| 欧美性三三影院| 天天综合天天做天天综合| 91精品麻豆日日躁夜夜躁| 一区二区三区影院| 欧美日韩精品系列| 日本不卡在线视频| 欧美一区二区高清| 丝袜亚洲另类欧美| 3d动漫精品啪啪一区二区竹菊| 性久久久久久久久久久久| 日韩欧美一二三四区| 国产风韵犹存在线视精品| 中文成人综合网| 91精品一区二区三区久久久久久| 国产蜜臀97一区二区三区| 色婷婷亚洲婷婷| 美女一区二区久久| 中文字幕欧美日本乱码一线二线| 国产99久久久国产精品免费看| 欧美经典一区二区| 国产精品伊人色| 天天亚洲美女在线视频| 国产亚洲一区二区三区在线观看| 色久综合一二码| 婷婷开心激情综合| 亚洲乱码国产乱码精品精可以看| 色婷婷久久综合| 午夜在线电影亚洲一区| 欧美夫妻性生活| 99精品国产视频| 国产91丝袜在线观看|