亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? example_4bit_load.chp

?? VHDL examples for counter design, use QuickLogic eclips
?? CHP
?? 第 1 頁 / 共 4 頁
字號:
# Created by SPDE version SpDE 9.5 Release Build2 on Fri Aug 15 10:35:04 2003
# SpDE built May 29 2003 14:39:41
# Device file compiled on Thu May 29 16:40:56 2003
QDIF 5
file ql8325
package PS484
tools
  partdef 9400
  design 9500
  logic optimizer 9500
    option Mode string Quality
    option Goal string Speed
    option p2Level integer 1
    option Level integer 2
    option IgnorePack boolean false
    option Utilization integer 9
    option FragAUtilization integer 2
    option FragFUtilization integer 4
    option FragOUtilization integer 9
    option FragNUtilization integer 9
    option FragQUtilization integer 9
    option FragQ2Utilization integer 9
    option UseNonBondedPads boolean true
  placer 9500
    option Seed integer 42
    option Mode string Quality
    option Lambda float 0.300000
    option Level integer 1
    option FastAnnealer integer 2
  router 9510
    option MinCycles integer 5
    option MaxCycles integer 512
    option Seed integer 42
    option LoopCnt integer 5
    option MaxHidriveFanouts integer 20
    option CongestionTable integer 0
    option RouteMode integer 0
    option PureMagic integer 0
    option NetMagic integer 0
    option UnusedIO string 0
  delay modeler 9500
    option Mode string Commercial
    option Corner string Worst
    option OutPadCap float 30.000000
    option SpeedGrade string 8
    option LowPower boolean false
    option CustomVccBest float 1.800000
    option CustomVccNominal float 1.800000
    option CustomVccWorst float 1.800000
    option CustomVccLPBest float 3.600000
    option CustomVccLPNominal float 3.300000
    option CustomVccLPWorst float 3.000000
    option CustomTempBest float 25.000000
    option CustomTempNominal float 25.000000
    option CustomTempWorst float 25.000000
  verifier 9500
    option Strip boolean false
    option RemoveBuffersOnLoad boolean false
    option RemoveConstFFs boolean true
    option FixGlobalClks boolean true
    option IgnorePackOnBuffers boolean false
  auto buffer 9500
    option BypassMux boolean true
    option Buf_FanoutBuffer integer 4
    option Buf_Fanout2Regions integer 8
    option Buf_Fanout4Regions integer 12
    option MinBinSize integer 5
end
library EXAMPLE_4BIT_LOAD
  gates 18
  terms 463
  ports 560
  gate INPAD_25UM cell BIDIR
    term SLEWRATE port SLEWRATE end
    term WPD port WPD end
    term ISEL port ISEL end
    term Q port IZ end
    term P port IP end
    term GND port IQR port IQE port IE port IQC end
    term VCC port EQE port ESEL port OQI port OSEL end
  end
  gate CKPAD_25UM cell CLOCK
    term GND end
    term VCC end
    term Q port IC end
    term P port IP end
  end
  gate SUPER_LOGIC cell LOGIC
    term DCLK port DCLK end
    term CLKSEL port CLKSEL end
    term GND end
    term VCC end
    term QZ port QZ end
    term Q2Z port Q2Z end
    term OZ port OZ end
    term NZ port NZ end
    term FZ port FZ end
    term AZ port AZ end
    term QS port QS end
    term QR port QR end
    term QC port QC end
    term PS port PS end
    term PP port PP end
    term OS port OS end
    term OP port OP end
    term NS port NS end
    term NP port NP end
    term MS port MS end
    term MP port MP end
    term F6 port F6 end
    term F5 port F5 end
    term F4 port F4 end
    term F3 port F3 end
    term F2 port F2 end
    term F1 port F1 end
    term E2 port E2 end
    term E1 port E1 end
    term D2 port D2 end
    term D1 port D1 end
    term C2 port C2 end
    term C1 port C1 end
    term B2 port B2 end
    term B1 port B1 end
    term A6 port A6 end
    term A5 port A5 end
    term A4 port A4 end
    term A3 port A3 end
    term A2 port A2 end
    term A1 port A1 end
  end
  gate OUTPAD_25UM cell BIDIR
    term SLEWRATE port SLEWRATE end
    term WPD port WPD end
    term ISEL port ISEL end
    term P port IP end
    term A port OQI end
    term GND port IQR port IQE port IQC end
    term VCC port ESEL port OSEL port IE port EQE end
  end
  gate RAM256X4 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[3] port WD13 end
    term WD[2] port WD9 end
    term WD[1] port WD4 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[3] port RD13 end
    term RD[2] port RD9 end
    term RD[1] port RD4 end
    term RD[0] port RD0 end
    term GND port WA8 port RA8 port WD17 port WD16 port WD15 port WD14 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD3 port WD2 port WD1 port MODE0 end
    term VCC port MODE1 end
  end
  gate RAM512X2 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[1] port WD9 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[1] port RD9 end
    term RD[0] port RD0 end
    term GND port WD17 port WD16 port WD15 port WD14 port WD13 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD4 port WD3 port WD2 port WD1 end
    term VCC port MODE1 port MODE0 end
  end
  gate RAM128X9 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[8] port WD17 end
    term WD[7] port WD15 end
    term WD[6] port WD13 end
    term WD[5] port WD11 end
    term WD[4] port WD9 end
    term WD[3] port WD6 end
    term WD[2] port WD4 end
    term WD[1] port WD2 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[8] port RD17 end
    term RD[7] port RD15 end
    term RD[6] port RD13 end
    term RD[5] port RD11 end
    term RD[4] port RD9 end
    term RD[3] port RD6 end
    term RD[2] port RD4 end
    term RD[1] port RD2 end
    term RD[0] port RD0 end
    term GND port WA8 port WA7 port RA8 port RA7 port WD16 port WD14 port WD12 port WD10 port WD8 port WD7 port WD5 port WD3 port WD1 port MODE1 end
    term VCC port MODE0 end
  end
  gate RAM64X18 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[17] port WD17 end
    term WD[16] port WD16 end
    term WD[15] port WD15 end
    term WD[14] port WD14 end
    term WD[13] port WD13 end
    term WD[12] port WD12 end
    term WD[11] port WD11 end
    term WD[10] port WD10 end
    term WD[9] port WD9 end
    term WD[8] port WD8 end
    term WD[7] port WD7 end
    term WD[6] port WD6 end
    term WD[5] port WD5 end
    term WD[4] port WD4 end
    term WD[3] port WD3 end
    term WD[2] port WD2 end
    term WD[1] port WD1 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[17] port RD17 end
    term RD[16] port RD16 end
    term RD[15] port RD15 end
    term RD[14] port RD14 end
    term RD[13] port RD13 end
    term RD[12] port RD12 end
    term RD[11] port RD11 end
    term RD[10] port RD10 end
    term RD[9] port RD9 end
    term RD[8] port RD8 end
    term RD[7] port RD7 end
    term RD[6] port RD6 end
    term RD[5] port RD5 end
    term RD[4] port RD4 end
    term RD[3] port RD3 end
    term RD[2] port RD2 end
    term RD[1] port RD1 end
    term RD[0] port RD0 end
    term GND port WA8 port WA7 port WA6 port RA8 port RA7 port RA6 port MODE1 port MODE0 end
    term VCC end
  end
  gate RAM512X4_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[3] port WD13 end
    term WD[2] port WD9 end
    term WD[1] port WD4 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[3] port RD13 end
    term RD[2] port RD9 end
    term RD[1] port RD4 end
    term RD[0] port RD0 end
    term GND port WA9 port RA9 port WD17 port WD16 port WD15 port WD14 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD3 port WD2 port WD1 port MODE0 end
    term VCC port MODE1 end
  end
  gate RAM1024X2_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[9] port WA9 end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[9] port RA9 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[1] port WD9 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[1] port RD9 end
    term RD[0] port RD0 end
    term GND port WD17 port WD16 port WD15 port WD14 port WD13 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD4 port WD3 port WD2 port WD1 end
    term VCC port MODE1 port MODE0 end
  end
  gate RAM256X9_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[8] port WD17 end
    term WD[7] port WD15 end
    term WD[6] port WD13 end
    term WD[5] port WD11 end
    term WD[4] port WD9 end
    term WD[3] port WD6 end
    term WD[2] port WD4 end
    term WD[1] port WD2 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[8] port RD17 end
    term RD[7] port RD15 end
    term RD[6] port RD13 end
    term RD[5] port RD11 end
    term RD[4] port RD9 end
    term RD[3] port RD6 end
    term RD[2] port RD4 end
    term RD[1] port RD2 end
    term RD[0] port RD0 end
    term GND port WA9 port WA8 port RA9 port RA8 port WD16 port WD14 port WD12 port WD10 port WD8 port WD7 port WD5 port WD3 port WD1 port MODE1 end
    term VCC port MODE0 end
  end
  gate RAM128X18_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[17] port WD17 end
    term WD[16] port WD16 end
    term WD[15] port WD15 end
    term WD[14] port WD14 end
    term WD[13] port WD13 end
    term WD[12] port WD12 end
    term WD[11] port WD11 end
    term WD[10] port WD10 end
    term WD[9] port WD9 end
    term WD[8] port WD8 end
    term WD[7] port WD7 end
    term WD[6] port WD6 end

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
精品亚洲成a人在线观看| 91色在线porny| www.日韩精品| 91在线精品一区二区| 在线不卡欧美精品一区二区三区| 欧美电视剧免费观看| 亚洲综合色视频| 国产精选一区二区三区| 欧美日韩久久久久久| 亚洲视频一区在线观看| 蜜桃一区二区三区在线| 色久综合一二码| 亚洲国产电影在线观看| 日本午夜一本久久久综合| 欧美亚洲国产一区二区三区va| 精品成人佐山爱一区二区| 国产精品三级av| 国产不卡视频一区| 欧美变态tickling挠脚心| 日本欧美一区二区三区乱码| 色综合久久精品| 国产欧美日韩在线看| 国产美女主播视频一区| 日韩欧美中文一区二区| 日本午夜精品一区二区三区电影| 91在线高清观看| 久久精品日产第一区二区三区高清版| 日韩电影在线免费看| 欧美亚洲综合另类| 亚洲日本电影在线| 91在线观看下载| 中文字幕不卡在线播放| 岛国av在线一区| 久久精品亚洲精品国产欧美kt∨| 欧美96一区二区免费视频| 8v天堂国产在线一区二区| 亚洲激情图片小说视频| 国产91在线看| 亚洲精品成人少妇| 99精品久久免费看蜜臀剧情介绍| 成人免费一区二区三区在线观看| 成人综合婷婷国产精品久久免费| 久久香蕉国产线看观看99| 91久久精品一区二区三| 亚洲激情欧美激情| 欧美精品三级在线观看| 日本成人在线电影网| 欧美丰满一区二区免费视频| 美女免费视频一区二区| 日韩午夜精品视频| 狂野欧美性猛交blacked| 久久久久久久久久久电影| 国产精品一卡二卡在线观看| 亚洲天堂精品视频| 在线观看日韩电影| 五月天亚洲精品| 久久精品视频网| av在线播放成人| 日本免费在线视频不卡一不卡二| 日韩欧美一级精品久久| 国产一区二区在线观看视频| 国产精品久久久久久久浪潮网站| 懂色av中文一区二区三区 | 国产午夜精品一区二区三区嫩草| 国产精品一区二区三区乱码| 国产精品污www在线观看| 欧美三级电影一区| 美女在线观看视频一区二区| 久久久精品国产99久久精品芒果| 不卡的av在线| 午夜精品免费在线观看| 国产精品欧美一级免费| 日本福利一区二区| 久久99精品久久久久久久久久久久| 国产日韩av一区| 欧美中文字幕一区二区三区亚洲| 另类小说一区二区三区| 国产精品久久99| 在线观看一区二区精品视频| 国产一区二区三区四| 日韩一区日韩二区| 久久久综合视频| 一本一道综合狠狠老| 久久精品免费观看| 亚洲一区二区精品久久av| 欧美大尺度电影在线| aa级大片欧美| 国模冰冰炮一区二区| 一区二区三区在线免费观看| 精品sm在线观看| 在线免费观看成人短视频| 韩国女主播成人在线| 成人午夜看片网址| 午夜精品在线看| 一区二区三区四区精品在线视频| 欧美成人官网二区| 欧美影院精品一区| 91免费观看国产| 国产福利91精品一区二区三区| 中文字幕在线不卡国产视频| 亚洲bt欧美bt精品777| 久久尤物电影视频在线观看| 亚洲成人av电影| a亚洲天堂av| 国产欧美1区2区3区| 久久精品理论片| 国产网站一区二区| 国产成人精品一区二| 国产精品你懂的在线| 成人美女视频在线观看18| 亚洲国产成人va在线观看天堂| 国产精品女同一区二区三区| 色欧美日韩亚洲| 成人午夜av在线| 看电视剧不卡顿的网站| 日韩av成人高清| 亚洲国产成人av| 一区二区三区精品在线观看| 国产精品电影院| 国产精品久久久久久户外露出 | 91亚洲精品一区二区乱码| 精品一区二区成人精品| 蜜臀av一级做a爰片久久| 美女脱光内衣内裤视频久久影院| 亚洲在线视频一区| 亚洲动漫第一页| 天堂资源在线中文精品| 一区二区三区鲁丝不卡| 日本系列欧美系列| 久久国产剧场电影| 国产99精品在线观看| 成人精品视频.| 成人黄色软件下载| 欧美伊人久久久久久午夜久久久久| 91麻豆自制传媒国产之光| 欧美日韩精品一区二区三区四区| 在线观看一区日韩| 欧美三级日韩在线| 日韩欧美国产午夜精品| 精品国产凹凸成av人网站| 国产精品免费人成网站| 亚洲欧美乱综合| 中文字幕亚洲欧美在线不卡| 亚洲sss视频在线视频| 丝袜诱惑亚洲看片| 成人免费看片app下载| 一本大道久久精品懂色aⅴ| 欧美男男青年gay1069videost| 在线播放中文字幕一区| 欧美tk丨vk视频| 亚洲图片一区二区| 激情国产一区二区| 91首页免费视频| 色综合久久99| 日韩久久精品一区| 中文字幕在线观看一区二区| 亚洲一区二区av电影| 精品一区二区免费| 91蝌蚪porny九色| 91精品国产黑色紧身裤美女| 国产欧美一区二区精品秋霞影院| 香蕉久久一区二区不卡无毒影院| 黄网站免费久久| 91啪亚洲精品| 国产清纯在线一区二区www| 亚洲精品乱码久久久久久| 国产精品一二三区| 欧美日韩你懂的| 亚洲欧洲99久久| 久久电影网站中文字幕| 成人av资源站| 久久久久国产精品人| 亚洲高清视频在线| 91啦中文在线观看| 精品国产91久久久久久久妲己| 性久久久久久久| av电影在线观看一区| 欧美色视频在线观看| 国产精品久久久久影院老司| 人人爽香蕉精品| 在线观看免费一区| 国产精品欧美久久久久无广告| 亚洲国产日韩一区二区| 成人免费视频app| 久久久美女艺术照精彩视频福利播放| 亚洲已满18点击进入久久| 国产91精品一区二区| 欧美日产国产精品| 亚洲图片欧美色图| 91免费国产在线观看| 中文字幕亚洲欧美在线不卡| 国内精品免费**视频| 欧美一区二区不卡视频| 亚洲一区二区三区中文字幕 | 日韩不卡一区二区三区 | 久久99国产乱子伦精品免费| 色综合av在线| 国产精品久久综合| 久久不见久久见免费视频1| 欧美午夜精品久久久久久超碰 |