亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? example_4bit_load.chp

?? VHDL examples for counter design, use QuickLogic eclips
?? CHP
?? 第 1 頁 / 共 4 頁
字號:
# Created by SPDE version SpDE 9.5 Release Build2 on Fri Aug 15 10:35:04 2003
# SpDE built May 29 2003 14:39:41
# Device file compiled on Thu May 29 16:40:56 2003
QDIF 5
file ql8325
package PS484
tools
  partdef 9400
  design 9500
  logic optimizer 9500
    option Mode string Quality
    option Goal string Speed
    option p2Level integer 1
    option Level integer 2
    option IgnorePack boolean false
    option Utilization integer 9
    option FragAUtilization integer 2
    option FragFUtilization integer 4
    option FragOUtilization integer 9
    option FragNUtilization integer 9
    option FragQUtilization integer 9
    option FragQ2Utilization integer 9
    option UseNonBondedPads boolean true
  placer 9500
    option Seed integer 42
    option Mode string Quality
    option Lambda float 0.300000
    option Level integer 1
    option FastAnnealer integer 2
  router 9510
    option MinCycles integer 5
    option MaxCycles integer 512
    option Seed integer 42
    option LoopCnt integer 5
    option MaxHidriveFanouts integer 20
    option CongestionTable integer 0
    option RouteMode integer 0
    option PureMagic integer 0
    option NetMagic integer 0
    option UnusedIO string 0
  delay modeler 9500
    option Mode string Commercial
    option Corner string Worst
    option OutPadCap float 30.000000
    option SpeedGrade string 8
    option LowPower boolean false
    option CustomVccBest float 1.800000
    option CustomVccNominal float 1.800000
    option CustomVccWorst float 1.800000
    option CustomVccLPBest float 3.600000
    option CustomVccLPNominal float 3.300000
    option CustomVccLPWorst float 3.000000
    option CustomTempBest float 25.000000
    option CustomTempNominal float 25.000000
    option CustomTempWorst float 25.000000
  verifier 9500
    option Strip boolean false
    option RemoveBuffersOnLoad boolean false
    option RemoveConstFFs boolean true
    option FixGlobalClks boolean true
    option IgnorePackOnBuffers boolean false
  auto buffer 9500
    option BypassMux boolean true
    option Buf_FanoutBuffer integer 4
    option Buf_Fanout2Regions integer 8
    option Buf_Fanout4Regions integer 12
    option MinBinSize integer 5
end
library EXAMPLE_4BIT_LOAD
  gates 18
  terms 463
  ports 560
  gate INPAD_25UM cell BIDIR
    term SLEWRATE port SLEWRATE end
    term WPD port WPD end
    term ISEL port ISEL end
    term Q port IZ end
    term P port IP end
    term GND port IQR port IQE port IE port IQC end
    term VCC port EQE port ESEL port OQI port OSEL end
  end
  gate CKPAD_25UM cell CLOCK
    term GND end
    term VCC end
    term Q port IC end
    term P port IP end
  end
  gate SUPER_LOGIC cell LOGIC
    term DCLK port DCLK end
    term CLKSEL port CLKSEL end
    term GND end
    term VCC end
    term QZ port QZ end
    term Q2Z port Q2Z end
    term OZ port OZ end
    term NZ port NZ end
    term FZ port FZ end
    term AZ port AZ end
    term QS port QS end
    term QR port QR end
    term QC port QC end
    term PS port PS end
    term PP port PP end
    term OS port OS end
    term OP port OP end
    term NS port NS end
    term NP port NP end
    term MS port MS end
    term MP port MP end
    term F6 port F6 end
    term F5 port F5 end
    term F4 port F4 end
    term F3 port F3 end
    term F2 port F2 end
    term F1 port F1 end
    term E2 port E2 end
    term E1 port E1 end
    term D2 port D2 end
    term D1 port D1 end
    term C2 port C2 end
    term C1 port C1 end
    term B2 port B2 end
    term B1 port B1 end
    term A6 port A6 end
    term A5 port A5 end
    term A4 port A4 end
    term A3 port A3 end
    term A2 port A2 end
    term A1 port A1 end
  end
  gate OUTPAD_25UM cell BIDIR
    term SLEWRATE port SLEWRATE end
    term WPD port WPD end
    term ISEL port ISEL end
    term P port IP end
    term A port OQI end
    term GND port IQR port IQE port IQC end
    term VCC port ESEL port OSEL port IE port EQE end
  end
  gate RAM256X4 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[3] port WD13 end
    term WD[2] port WD9 end
    term WD[1] port WD4 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[3] port RD13 end
    term RD[2] port RD9 end
    term RD[1] port RD4 end
    term RD[0] port RD0 end
    term GND port WA8 port RA8 port WD17 port WD16 port WD15 port WD14 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD3 port WD2 port WD1 port MODE0 end
    term VCC port MODE1 end
  end
  gate RAM512X2 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[1] port WD9 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[1] port RD9 end
    term RD[0] port RD0 end
    term GND port WD17 port WD16 port WD15 port WD14 port WD13 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD4 port WD3 port WD2 port WD1 end
    term VCC port MODE1 port MODE0 end
  end
  gate RAM128X9 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[8] port WD17 end
    term WD[7] port WD15 end
    term WD[6] port WD13 end
    term WD[5] port WD11 end
    term WD[4] port WD9 end
    term WD[3] port WD6 end
    term WD[2] port WD4 end
    term WD[1] port WD2 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[8] port RD17 end
    term RD[7] port RD15 end
    term RD[6] port RD13 end
    term RD[5] port RD11 end
    term RD[4] port RD9 end
    term RD[3] port RD6 end
    term RD[2] port RD4 end
    term RD[1] port RD2 end
    term RD[0] port RD0 end
    term GND port WA8 port WA7 port RA8 port RA7 port WD16 port WD14 port WD12 port WD10 port WD8 port WD7 port WD5 port WD3 port WD1 port MODE1 end
    term VCC port MODE0 end
  end
  gate RAM64X18 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[17] port WD17 end
    term WD[16] port WD16 end
    term WD[15] port WD15 end
    term WD[14] port WD14 end
    term WD[13] port WD13 end
    term WD[12] port WD12 end
    term WD[11] port WD11 end
    term WD[10] port WD10 end
    term WD[9] port WD9 end
    term WD[8] port WD8 end
    term WD[7] port WD7 end
    term WD[6] port WD6 end
    term WD[5] port WD5 end
    term WD[4] port WD4 end
    term WD[3] port WD3 end
    term WD[2] port WD2 end
    term WD[1] port WD1 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[17] port RD17 end
    term RD[16] port RD16 end
    term RD[15] port RD15 end
    term RD[14] port RD14 end
    term RD[13] port RD13 end
    term RD[12] port RD12 end
    term RD[11] port RD11 end
    term RD[10] port RD10 end
    term RD[9] port RD9 end
    term RD[8] port RD8 end
    term RD[7] port RD7 end
    term RD[6] port RD6 end
    term RD[5] port RD5 end
    term RD[4] port RD4 end
    term RD[3] port RD3 end
    term RD[2] port RD2 end
    term RD[1] port RD1 end
    term RD[0] port RD0 end
    term GND port WA8 port WA7 port WA6 port RA8 port RA7 port RA6 port MODE1 port MODE0 end
    term VCC end
  end
  gate RAM512X4_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[3] port WD13 end
    term WD[2] port WD9 end
    term WD[1] port WD4 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[3] port RD13 end
    term RD[2] port RD9 end
    term RD[1] port RD4 end
    term RD[0] port RD0 end
    term GND port WA9 port RA9 port WD17 port WD16 port WD15 port WD14 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD3 port WD2 port WD1 port MODE0 end
    term VCC port MODE1 end
  end
  gate RAM1024X2_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[9] port WA9 end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[9] port RA9 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[1] port WD9 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[1] port RD9 end
    term RD[0] port RD0 end
    term GND port WD17 port WD16 port WD15 port WD14 port WD13 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD4 port WD3 port WD2 port WD1 end
    term VCC port MODE1 port MODE0 end
  end
  gate RAM256X9_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[8] port WD17 end
    term WD[7] port WD15 end
    term WD[6] port WD13 end
    term WD[5] port WD11 end
    term WD[4] port WD9 end
    term WD[3] port WD6 end
    term WD[2] port WD4 end
    term WD[1] port WD2 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[8] port RD17 end
    term RD[7] port RD15 end
    term RD[6] port RD13 end
    term RD[5] port RD11 end
    term RD[4] port RD9 end
    term RD[3] port RD6 end
    term RD[2] port RD4 end
    term RD[1] port RD2 end
    term RD[0] port RD0 end
    term GND port WA9 port WA8 port RA9 port RA8 port WD16 port WD14 port WD12 port WD10 port WD8 port WD7 port WD5 port WD3 port WD1 port MODE1 end
    term VCC port MODE0 end
  end
  gate RAM128X18_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[17] port WD17 end
    term WD[16] port WD16 end
    term WD[15] port WD15 end
    term WD[14] port WD14 end
    term WD[13] port WD13 end
    term WD[12] port WD12 end
    term WD[11] port WD11 end
    term WD[10] port WD10 end
    term WD[9] port WD9 end
    term WD[8] port WD8 end
    term WD[7] port WD7 end
    term WD[6] port WD6 end

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
激情图片小说一区| 亚洲成人一区在线| 国产三级欧美三级| 91片黄在线观看| 国产精品影音先锋| 国产精品一品视频| 99视频精品在线| 欧美日韩黄视频| 日韩亚洲欧美在线观看| 国产欧美日韩中文久久| 国产精品毛片久久久久久久| 久久久久久久电影| 亚洲狠狠丁香婷婷综合久久久| 亚洲自拍欧美精品| 91老师片黄在线观看| 美女脱光内衣内裤视频久久网站| 日韩一级黄色大片| 日本一区二区三级电影在线观看| 国产精品久久久久久久久晋中 | 伊人开心综合网| 蜜乳av一区二区| 在线精品视频免费观看| 26uuu亚洲综合色欧美 | 成人中文字幕在线| 在线综合视频播放| 亚洲视频中文字幕| 国产伦精一区二区三区| 欧美日韩aaaaaa| 亚洲人成伊人成综合网小说| 麻豆成人免费电影| 69av一区二区三区| 亚洲资源在线观看| 一本久久a久久免费精品不卡| 日韩欧美国产wwwww| 天堂成人国产精品一区| 91美女精品福利| 亚洲三级免费观看| 色www精品视频在线观看| 欧美不卡一区二区三区四区| 日韩精品成人一区二区在线| 成人avav影音| 一区二区视频免费在线观看| 99精品国产91久久久久久| 亚洲国产成人午夜在线一区| 国产乱对白刺激视频不卡| 26uuu国产日韩综合| 精品写真视频在线观看| 2021国产精品久久精品| 国产91富婆露脸刺激对白| 久久九九久久九九| aaa亚洲精品| 亚洲国产裸拍裸体视频在线观看乱了| 99re热视频这里只精品| 亚洲午夜精品一区二区三区他趣| 日本韩国一区二区| 激情欧美日韩一区二区| 亚洲国产精品高清| 欧美日本在线一区| 国产米奇在线777精品观看| 国产精品久久久久9999吃药| 色狠狠一区二区三区香蕉| 日本美女一区二区三区视频| 国产视频不卡一区| 欧美美女喷水视频| 高潮精品一区videoshd| 天天免费综合色| 综合网在线视频| 久久久久久黄色| 欧美日韩国产综合一区二区三区| 精品一区二区av| 香蕉加勒比综合久久| 欧美高清在线精品一区| 国产老妇另类xxxxx| 成人av网站免费| 美女诱惑一区二区| 一区二区三区日本| 亚洲欧美中日韩| 亚洲国产精品高清| 久久久久久久久久久99999| 在线播放视频一区| 欧美日韩国产经典色站一区二区三区| 韩国三级在线一区| 精品一区中文字幕| 国产乱人伦精品一区二区在线观看| 亚洲综合免费观看高清完整版| 日韩精品一区二区三区视频 | 国产午夜精品在线观看| 精品成人佐山爱一区二区| 91精品在线麻豆| 91精品国产一区二区人妖| 欧美一区二区三区思思人| 欧美一区二区久久| 精品久久久久久亚洲综合网| 日韩欧美一二三四区| 精品国产99国产精品| 欧美精品一区二区三区久久久| 日韩一区二区在线观看视频 | 精品亚洲aⅴ乱码一区二区三区| 免费在线成人网| 国产福利一区在线| 成人免费毛片a| 欧美色图在线观看| 精品国产伦理网| 一区二区三区丝袜| 婷婷六月综合网| 国产91丝袜在线播放0| 色噜噜狠狠色综合中国| 精品成a人在线观看| 一区二区三区日韩欧美| 国产一区二区免费看| 在线视频一区二区三| 26uuu久久天堂性欧美| 亚洲三级小视频| 国产一区欧美日韩| 精品视频999| 亚洲欧美日韩精品久久久久| 久久精品国产亚洲高清剧情介绍| 99久久精品99国产精品| 国产亚洲一区二区三区四区 | 欧美亚洲一区三区| 国产人久久人人人人爽| 热久久国产精品| 欧美日本在线视频| 亚洲成人动漫在线免费观看| 成人精品鲁一区一区二区| 日韩一区二区在线播放| 亚洲成av人片一区二区三区| 一本在线高清不卡dvd| 国产精品国产a| 97久久精品人人做人人爽| 亚洲国产成人一区二区三区| 国产成人av一区二区三区在线观看| 欧美一级黄色大片| 蜜臀va亚洲va欧美va天堂 | 国产传媒欧美日韩成人| 国产电影精品久久禁18| 在线亚洲免费视频| 亚洲卡通动漫在线| 4438x亚洲最大成人网| 亚洲一级二级在线| 3atv一区二区三区| 国产真实乱子伦精品视频| 久久久久国产精品人| 国产成人av一区二区三区在线 | 久久99精品国产91久久来源| 日韩欧美在线一区二区三区| 国产一区二区三区观看| 亚洲视频资源在线| 欧美久久久久久久久久| 国内精品伊人久久久久av影院| 国产日韩欧美精品在线| 欧美主播一区二区三区美女| 日韩专区欧美专区| 国产精品美女久久久久aⅴ国产馆| 成人激情视频网站| 三级在线观看一区二区| 国产精品色一区二区三区| 欧美精选午夜久久久乱码6080| 国模套图日韩精品一区二区| 亚洲柠檬福利资源导航| 久久色在线观看| 5月丁香婷婷综合| 一本大道久久a久久综合婷婷| 久久99精品久久久久久动态图 | 欧美色精品在线视频| 成人午夜激情在线| 极品少妇一区二区| 日本午夜一本久久久综合| 亚洲视频在线一区观看| 国产精品日韩精品欧美在线| 欧美videos大乳护士334| 欧美视频中文字幕| 在线观看亚洲精品视频| 色中色一区二区| 一本色道亚洲精品aⅴ| 一本大道综合伊人精品热热 | 欧美成人免费网站| 日韩欧美一区电影| 欧美成人女星排行榜| 日韩欧美中文字幕制服| 欧美一区二区三区男人的天堂| 欧美日韩国产精品自在自线| 欧美亚洲一区二区在线| 欧美日韩国产高清一区二区三区| 欧美色图一区二区三区| 在线综合+亚洲+欧美中文字幕| 欧美日韩高清一区二区三区| 欧美日韩国产天堂| 精品电影一区二区三区| 久久久久久久综合| 亚洲蜜臀av乱码久久精品| 亚洲综合另类小说| 极品少妇xxxx精品少妇偷拍| 成人午夜在线视频| 欧美日韩久久久一区| 精品欧美久久久| 亚洲一区二区三区影院| 精品一区二区三区免费毛片爱 | 亚洲三级电影全部在线观看高清| 亚洲香蕉伊在人在线观|