亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? example_en_8bit_s.chp

?? VHDL examples for counter design, use QuickLogic eclips
?? CHP
?? 第 1 頁 / 共 5 頁
字號:
# Created by SPDE version SpDE 9.5 Release Build2 on Thu Aug 14 12:03:15 2003
# SpDE built May 29 2003 14:39:41
# Device file compiled on Thu May 29 16:40:56 2003
QDIF 5
file ql8325
package PS484
tools
  partdef 9400
  design 9500
  logic optimizer 9500
    option Mode string Quality
    option Goal string Speed
    option p2Level integer 1
    option Level integer 2
    option IgnorePack boolean false
    option Utilization integer 11
    option FragAUtilization integer 6
    option FragFUtilization integer 6
    option FragOUtilization integer 10
    option FragNUtilization integer 10
    option FragQUtilization integer 10
    option FragQ2Utilization integer 9
    option UseNonBondedPads boolean true
  placer 9500
    option Seed integer 42
    option Mode string Quality
    option Lambda float 0.300000
    option Level integer 1
    option FastAnnealer integer 2
  router 9510
    option MinCycles integer 5
    option MaxCycles integer 512
    option Seed integer 42
    option LoopCnt integer 5
    option MaxHidriveFanouts integer 20
    option CongestionTable integer 0
    option RouteMode integer 0
    option PureMagic integer 0
    option NetMagic integer 0
    option UnusedIO string 0
  delay modeler 9500
    option Mode string Commercial
    option Corner string Worst
    option OutPadCap float 30.000000
    option SpeedGrade string 8
    option LowPower boolean false
    option CustomVccBest float 1.800000
    option CustomVccNominal float 1.800000
    option CustomVccWorst float 1.800000
    option CustomVccLPBest float 3.600000
    option CustomVccLPNominal float 3.300000
    option CustomVccLPWorst float 3.000000
    option CustomTempBest float 25.000000
    option CustomTempNominal float 25.000000
    option CustomTempWorst float 25.000000
  back annotation 9500
  verifier 9500
    option Strip boolean false
    option RemoveBuffersOnLoad boolean false
    option RemoveConstFFs boolean true
    option FixGlobalClks boolean true
    option IgnorePackOnBuffers boolean false
  auto buffer 9500
    option BypassMux boolean true
    option Buf_FanoutBuffer integer 4
    option Buf_Fanout2Regions integer 8
    option Buf_Fanout4Regions integer 12
    option MinBinSize integer 5
end
library EXAMPLE_EN_8BIT_S
  gates 18
  terms 463
  ports 560
  gate INPAD_25UM cell BIDIR
    term SLEWRATE port SLEWRATE end
    term WPD port WPD end
    term ISEL port ISEL end
    term Q port IZ end
    term P port IP end
    term GND port IQR port IQE port IE port IQC end
    term VCC port EQE port ESEL port OQI port OSEL end
  end
  gate CKPAD_25UM cell CLOCK
    term GND end
    term VCC end
    term Q port IC end
    term P port IP end
  end
  gate OUTPAD_25UM cell BIDIR
    term SLEWRATE port SLEWRATE end
    term WPD port WPD end
    term ISEL port ISEL end
    term P port IP end
    term A port OQI end
    term GND port IQR port IQE port IQC end
    term VCC port ESEL port OSEL port IE port EQE end
  end
  gate SUPER_LOGIC cell LOGIC
    term DCLK port DCLK end
    term CLKSEL port CLKSEL end
    term GND end
    term VCC end
    term QZ port QZ end
    term Q2Z port Q2Z end
    term OZ port OZ end
    term NZ port NZ end
    term FZ port FZ end
    term AZ port AZ end
    term QS port QS end
    term QR port QR end
    term QC port QC end
    term PS port PS end
    term PP port PP end
    term OS port OS end
    term OP port OP end
    term NS port NS end
    term NP port NP end
    term MS port MS end
    term MP port MP end
    term F6 port F6 end
    term F5 port F5 end
    term F4 port F4 end
    term F3 port F3 end
    term F2 port F2 end
    term F1 port F1 end
    term E2 port E2 end
    term E1 port E1 end
    term D2 port D2 end
    term D1 port D1 end
    term C2 port C2 end
    term C1 port C1 end
    term B2 port B2 end
    term B1 port B1 end
    term A6 port A6 end
    term A5 port A5 end
    term A4 port A4 end
    term A3 port A3 end
    term A2 port A2 end
    term A1 port A1 end
  end
  gate RAM256X4 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[3] port WD13 end
    term WD[2] port WD9 end
    term WD[1] port WD4 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[3] port RD13 end
    term RD[2] port RD9 end
    term RD[1] port RD4 end
    term RD[0] port RD0 end
    term GND port WA8 port RA8 port WD17 port WD16 port WD15 port WD14 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD3 port WD2 port WD1 port MODE0 end
    term VCC port MODE1 end
  end
  gate RAM512X2 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[1] port WD9 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[1] port RD9 end
    term RD[0] port RD0 end
    term GND port WD17 port WD16 port WD15 port WD14 port WD13 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD4 port WD3 port WD2 port WD1 end
    term VCC port MODE1 port MODE0 end
  end
  gate RAM128X9 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[8] port WD17 end
    term WD[7] port WD15 end
    term WD[6] port WD13 end
    term WD[5] port WD11 end
    term WD[4] port WD9 end
    term WD[3] port WD6 end
    term WD[2] port WD4 end
    term WD[1] port WD2 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[8] port RD17 end
    term RD[7] port RD15 end
    term RD[6] port RD13 end
    term RD[5] port RD11 end
    term RD[4] port RD9 end
    term RD[3] port RD6 end
    term RD[2] port RD4 end
    term RD[1] port RD2 end
    term RD[0] port RD0 end
    term GND port WA8 port WA7 port RA8 port RA7 port WD16 port WD14 port WD12 port WD10 port WD8 port WD7 port WD5 port WD3 port WD1 port MODE1 end
    term VCC port MODE0 end
  end
  gate RAM64X18 cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[17] port WD17 end
    term WD[16] port WD16 end
    term WD[15] port WD15 end
    term WD[14] port WD14 end
    term WD[13] port WD13 end
    term WD[12] port WD12 end
    term WD[11] port WD11 end
    term WD[10] port WD10 end
    term WD[9] port WD9 end
    term WD[8] port WD8 end
    term WD[7] port WD7 end
    term WD[6] port WD6 end
    term WD[5] port WD5 end
    term WD[4] port WD4 end
    term WD[3] port WD3 end
    term WD[2] port WD2 end
    term WD[1] port WD1 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[17] port RD17 end
    term RD[16] port RD16 end
    term RD[15] port RD15 end
    term RD[14] port RD14 end
    term RD[13] port RD13 end
    term RD[12] port RD12 end
    term RD[11] port RD11 end
    term RD[10] port RD10 end
    term RD[9] port RD9 end
    term RD[8] port RD8 end
    term RD[7] port RD7 end
    term RD[6] port RD6 end
    term RD[5] port RD5 end
    term RD[4] port RD4 end
    term RD[3] port RD3 end
    term RD[2] port RD2 end
    term RD[1] port RD1 end
    term RD[0] port RD0 end
    term GND port WA8 port WA7 port WA6 port RA8 port RA7 port RA6 port MODE1 port MODE0 end
    term VCC end
  end
  gate RAM512X4_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[3] port WD13 end
    term WD[2] port WD9 end
    term WD[1] port WD4 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[3] port RD13 end
    term RD[2] port RD9 end
    term RD[1] port RD4 end
    term RD[0] port RD0 end
    term GND port WA9 port RA9 port WD17 port WD16 port WD15 port WD14 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD3 port WD2 port WD1 port MODE0 end
    term VCC port MODE1 end
  end
  gate RAM1024X2_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[9] port WA9 end
    term WA[8] port WA8 end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[9] port RA9 end
    term RA[8] port RA8 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[1] port WD9 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[1] port RD9 end
    term RD[0] port RD0 end
    term GND port WD17 port WD16 port WD15 port WD14 port WD13 port WD12 port WD11 port WD10 port WD8 port WD7 port WD6 port WD5 port WD4 port WD3 port WD2 port WD1 end
    term VCC port MODE1 port MODE0 end
  end
  gate RAM256X9_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end
    term RCLK port RCLK end
    term WA[7] port WA7 end
    term WA[6] port WA6 end
    term WA[5] port WA5 end
    term WA[4] port WA4 end
    term WA[3] port WA3 end
    term WA[2] port WA2 end
    term WA[1] port WA1 end
    term WA[0] port WA0 end
    term RA[7] port RA7 end
    term RA[6] port RA6 end
    term RA[5] port RA5 end
    term RA[4] port RA4 end
    term RA[3] port RA3 end
    term RA[2] port RA2 end
    term RA[1] port RA1 end
    term RA[0] port RA0 end
    term WD[8] port WD17 end
    term WD[7] port WD15 end
    term WD[6] port WD13 end
    term WD[5] port WD11 end
    term WD[4] port WD9 end
    term WD[3] port WD6 end
    term WD[2] port WD4 end
    term WD[1] port WD2 end
    term WD[0] port WD0 end
    term ASYNCRD port ASYNCRD end
    term RD[8] port RD17 end
    term RD[7] port RD15 end
    term RD[6] port RD13 end
    term RD[5] port RD11 end
    term RD[4] port RD9 end
    term RD[3] port RD6 end
    term RD[2] port RD4 end
    term RD[1] port RD2 end
    term RD[0] port RD0 end
    term GND port WA9 port WA8 port RA9 port RA8 port WD16 port WD14 port WD12 port WD10 port WD8 port WD7 port WD5 port WD3 port WD1 port MODE1 end
    term VCC port MODE0 end
  end
  gate RAM128X18_25UM cell RAM
    term WE port WE end
    term RE port RE end
    term WCLK port WCLK end

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产美女av一区二区三区| 国内精品国产成人| 一区二区在线观看不卡| 人禽交欧美网站| 亚洲精品国产a久久久久久| 久久久99久久| 91精品国产乱| 亚洲精品写真福利| 国产成人午夜视频| 日韩欧美高清dvd碟片| 亚洲欧美另类图片小说| 国产精品一品二品| 欧美一区欧美二区| 一级女性全黄久久生活片免费| 精品一区二区在线看| 欧美日韩精品三区| 亚洲欧美另类图片小说| www.日韩大片| 国产欧美一区二区精品久导航| 美女一区二区三区在线观看| 在线免费精品视频| 亚洲一区二区欧美| 日本二三区不卡| 亚洲少妇最新在线视频| 福利一区二区在线观看| 精品国产99国产精品| 视频一区视频二区中文| 欧美在线免费视屏| 亚洲国产cao| 色偷偷久久一区二区三区| 国产精品久久久久一区二区三区 | 久久综合九色综合欧美就去吻| 视频一区在线播放| 69堂精品视频| 极品销魂美女一区二区三区| 日韩视频在线你懂得| 免费三级欧美电影| 欧美变态tickle挠乳网站| 美女精品一区二区| 久久久欧美精品sm网站 | 日韩国产精品久久| 欧美一区二视频| 黄色日韩网站视频| 国产欧美一区二区三区网站| av一区二区久久| 依依成人精品视频| 91麻豆精品国产自产在线观看一区| 午夜电影久久久| 337p粉嫩大胆色噜噜噜噜亚洲| 国产精品一区二区x88av| 国产精品福利一区| 在线观看免费成人| 久久精品国产澳门| 国产精品久久久久影院色老大| 色婷婷av一区二区三区软件| 日韩不卡一二三区| 国产欧美日韩卡一| 欧美亚洲一区二区三区四区| 秋霞av亚洲一区二区三| 国产欧美日韩另类一区| 日本道色综合久久| 久久激情五月婷婷| 国产精品―色哟哟| 欧美日韩免费电影| 国产99久久久国产精品潘金网站| 亚洲精品免费在线| 精品国产伦一区二区三区观看方式| 国产91高潮流白浆在线麻豆| 亚洲一区在线观看免费观看电影高清 | 欧美在线播放高清精品| 免费看日韩a级影片| 中文字幕一区在线观看| 欧美另类久久久品| www.亚洲色图| 久久国产精品色| 亚洲精品国产第一综合99久久| 欧美刺激午夜性久久久久久久| yourporn久久国产精品| 久久精品999| 亚洲第一狼人社区| 国产精品麻豆欧美日韩ww| 欧美一区二区视频免费观看| 91亚洲资源网| 国产酒店精品激情| 午夜精品久久久久影视| 国产精品福利在线播放| 久久久久久久精| 日韩一区二区三区av| 91免费看`日韩一区二区| 国产一区二区网址| 日韩高清国产一区在线| 亚洲精品成人精品456| 久久久久一区二区三区四区| 制服视频三区第一页精品| 色婷婷久久一区二区三区麻豆| 国产在线不卡一卡二卡三卡四卡| 亚洲一区二区精品视频| 亚洲激情在线激情| 国产精品国产三级国产普通话蜜臀| 欧美成人在线直播| 欧美老女人在线| 欧美日韩高清一区| 欧美日韩视频专区在线播放| 成人免费电影视频| 国产成+人+日韩+欧美+亚洲| 国产剧情一区在线| 狠狠狠色丁香婷婷综合激情 | 精品国产露脸精彩对白| 91精品国产色综合久久不卡电影| 在线观看视频91| 欧美在线短视频| 欧洲av在线精品| 欧美日韩国产小视频在线观看| 色婷婷av久久久久久久| 91啪在线观看| 欧美午夜精品免费| 欧美日本在线一区| 欧美一区二区三区男人的天堂| 欧美精品乱人伦久久久久久| 欧美精品v国产精品v日韩精品 | 欧美日精品一区视频| 欧美主播一区二区三区| 欧美体内she精高潮| 欧美男人的天堂一二区| 7777精品伊人久久久大香线蕉完整版| 欧美性生活影院| 91麻豆精品国产91久久久 | 亚洲欧美日韩久久| 亚洲小说春色综合另类电影| 天天色天天爱天天射综合| 日韩高清一区在线| 韩国女主播一区| 不卡视频在线看| 欧美亚洲国产怡红院影院| 欧美日本一区二区在线观看| 日韩一区二区在线播放| 国产欧美综合在线观看第十页| 亚洲丝袜另类动漫二区| 香蕉乱码成人久久天堂爱免费| 卡一卡二国产精品| 99re视频精品| 欧美一级淫片007| 亚洲国产精品精华液2区45| 亚洲一区二区在线免费观看视频| 日本女优在线视频一区二区| 成人网在线免费视频| 欧美日本一区二区三区四区| 久久亚洲精精品中文字幕早川悠里| 中文一区二区完整视频在线观看| 一区二区三区高清在线| 精品影院一区二区久久久| av不卡在线播放| 欧美高清视频一二三区| 国产免费久久精品| 天涯成人国产亚洲精品一区av| 国产精品一区在线| 欧美日韩一卡二卡三卡 | 一区二区欧美视频| 精品亚洲porn| 日本精品一级二级| 精品国产一区久久| 一区二区三区在线视频观看 | 久久久亚洲精华液精华液精华液| 亚洲图片你懂的| 久久国产乱子精品免费女| 色婷婷综合激情| 国产日韩精品一区二区三区| 首页亚洲欧美制服丝腿| 一本久道久久综合中文字幕| 欧美成人欧美edvon| 亚洲国产另类精品专区| 成人黄色777网| 精品久久久久久久久久久院品网| 一区二区三区中文字幕| 国产v综合v亚洲欧| 精品久久人人做人人爽| 五月激情六月综合| 91传媒视频在线播放| 国产精品丝袜在线| 国产精品一区在线观看你懂的| 日韩一级成人av| 午夜电影一区二区| 欧美日韩国产一二三| 夜夜揉揉日日人人青青一国产精品| 国产精品羞羞答答xxdd| 欧美一级在线视频| 青青草伊人久久| 欧美精品在线一区二区| 亚洲亚洲精品在线观看| 色综合久久久久综合| 亚洲日本青草视频在线怡红院| 成人av网站大全| 中文字幕二三区不卡| 成人一区二区三区视频在线观看 | 日韩精品一区二区三区视频| 国产一区二区在线影院| 日韩一区二区在线看片| 精品亚洲porn| 日本一区二区三区四区| 顶级嫩模精品视频在线看|