亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

? 歡迎來到蟲蟲下載站! | ?? 資源下載 ?? 資源專輯 ?? 關于我們
? 蟲蟲下載站

?? mem_interface_top_ddr_controller_0.txt

?? DDR SDRAM的veilog hdl程序
?? TXT
?? 第 1 頁 / 共 4 頁
字號:
///////////////////////////////////////////////////////////////////////////////
// Copyright (c) 2005 Xilinx, Inc.
// This design is confidential and proprietary of Xilinx, All Rights Reserved.
///////////////////////////////////////////////////////////////////////////////
//   ____  ____
//  /   /\/   /
// /___/  \  /   Vendor             : Xilinx
// \   \   \/    Version            : $Name: mig_v1_7 $
//  \   \        Application        : MIG
//  /   /        Filename           : mem_interface_top_ddr_controller_0.v
// /___/   /\    Date Last Modified : $Date: 2007/02/16 12:58:56 $
// \   \  /  \   Date Created       : Mon May 2 2005
//  \___\/\___\
//
// Device      : Virtex-4
// Design Name : DDR SDRAM
// Description: This is the main control logic of the memory interface. All
//              commands are issued from here acoording to the burst,
//              CAS Latency and the user commands.
///////////////////////////////////////////////////////////////////////////////



`timescale 1ns / 1ps
`include "../rtl/mem_interface_top_parameters_0.v"

module mem_interface_top_ddr_controller_0
  (
   input                      clk_0,
   input                      rst,
   input [35:0]               af_addr,
   input                      af_empty,
   input                      comp_done,
   input                      phy_Dly_Slct_Done,
   output reg                 ctrl_Dummyread_Start,
   output                     ctrl_af_RdEn,
   output                     ctrl_Wdf_RdEn,
   output                     ctrl_Dqs_Rst,
   output                     ctrl_Dqs_En,
   output                     ctrl_WrEn,
   output                     ctrl_RdEn,
   output[`row_address-1:0]   ctrl_ddr_address,
   output[`bank_address-1:0]  ctrl_ddr_ba,
   output                     ctrl_ddr_ras_L,
   output                     ctrl_ddr_cas_L,
   output                     ctrl_ddr_we_L,
   output [`no_of_cs-1:0]     ctrl_ddr_cs_L,
   output [`cke_width-1:0]    ctrl_ddr_cke,
   output reg                 init_done,
   output [2:0]               burst_length,
   output                     dummy_write_pattern
   );


   reg [3:0]                  init_count;
   reg [3:0]                  init_count_cp;
   reg                        init_memory;
   reg [7:0]                  count_200_cycle;
   reg                        ref_flag_0;
   reg                        ref_flag_0_r;
   reg                        auto_ref;
   reg [5:0]                  next_state;
   reg [5:0]                  state;
   reg [5:0]                  state_r2;
   reg [5:0]                  state_r3;
   reg [5:0]                  init_next_state;
   reg [5:0]                  init_state;
   reg [5:0]                  init_state_r2;
   reg [5:0]                  init_state_r3;

   reg [`row_address -1:0]    row_addr_r;
   reg [`row_address -1:0]    ddr_address_init_r;
   reg [`row_address -1:0]    ddr_address_r1;
   reg [`bank_address-1:0]    ddr_ba_r1;


   // counters for ddr controller
   reg                        mrd_count;
   reg [2:0]                  rp_count;
   reg [5:0]                  rfc_count;
   reg [2:0]                  rcd_count;
   reg [3:0]                  ras_count;
   reg [3:0]                  wr_to_rd_count;
   reg [3:0]                  rd_to_wr_count;
   reg [3:0]                  rtp_count;
   reg [3:0]                  wtp_count;
   reg [`max_ref_width - 1:0] refi_count;
   reg [2:0]                  cas_count;
   reg [3:0]                  cas_check_count;
   reg [2:0]                  wrburst_cnt;
   reg [2:0]                  read_burst_cnt;
   reg [2:0]                  ctrl_WrEn_cnt;
   reg [2:0]                  rdburst_cnt;
   reg [35:0]                 af_addr_r;
   reg                        wdf_rden_r;
   reg                        wdf_rden_r2;
   reg                        wdf_rden_r3;
   reg                        wdf_rden_r4;
   reg                        ddr_ras_r2;
   reg                        ddr_cas_r2;
   reg                        ddr_we_r2;
   reg                        ddr_ras_r;
   reg                        ddr_cas_r;
   reg                        ddr_we_r;
   reg                        ddr_ras_r3;
   reg                        ddr_cas_r3;
   reg                        ddr_we_r3;

   reg [3:0]                  idle_cnt;


   reg                        ctrl_Dummyread_Start_r1;
   reg                        ctrl_Dummyread_Start_r2;
   reg                        ctrl_Dummyread_Start_r3;
   reg                        ctrl_Dummyread_Start_r4;

   reg                        conflict_resolved_r;
   reg                        rst_r;

   reg [`no_of_cs-1:0]        ddr_cs_r1;
   reg [`no_of_cs-1:0]        ddr_cs_r;
   reg [`cke_width-1:0]       ddr_cke_r;
   reg [1:0]                  chip_cnt;
   reg                        dummy_read_en;
   reg                        count_200cycle_done_r;
   reg                        init_done_int;
   reg                        conflict_detect_r;
   reg [14:0]                 load_mode_reg;
   reg [14:0]                 ext_mode_reg;
   reg                        WR;
   reg                        RD;
   reg                        LMR;
   reg                        PRE;
   reg                        REF;
   reg                        ACT;
   reg                        WR_r;
   reg                        RD_r;
   reg                        LMR_r;
   reg                        PRE_r;
   reg                        REF_r;
   reg                        ACT_r;
   reg                        af_empty_r;
   reg                        LMR_PRE_REF_ACT_cmd_r;
   reg [4:0]                  cke_200us_cnt;
   reg                        done_200us;
   reg                        burst_read_state_r2;
   reg                        burst_read_state_r3;
   reg                        first_read_state_r2;
   reg                        read_write_state_r2;
   reg                        ctrl_Wdf_RdEn_r; // added for dimm
   reg                        ctrl_Wdf_RdEn_r1;
   reg                        ctrl_Dqs_Rst_r;
   reg                        ctrl_Dqs_Rst_r1;
   reg                        ctrl_WrEn_r;
   reg                        ctrl_WrEn_r1;
   reg                        ctrl_RdEn_r;
   reg                        ctrl_RdEn_r1;
   reg                        ctrl_Dqs_En_r;
   reg                        ctrl_Dqs_En_r1;
   reg                        dummy_write_state_r;
   reg                        pattern_read_state_r2;
   reg                        pattern_read_state_r3;
   reg                        pattern_read_state_1_r2;
   reg                        dummy_write_flag;
   reg                        dummy_write_pattern_2;
   reg [`row_address-1 : 0]   ddr_address_r2;
   reg [`bank_address-1 : 0]  ddr_ba_r2;
   reg [4:0]                  count5;
   wire                       ctrl_init_done;
   wire [`row_address -1:0]   ddr_address_BL;
   wire [2:0]                 burst_cnt;
   wire                       ref_flag;
   wire                       conflict_detect;
   wire [2:0]                 CAS_LATENCY_VALUE;
   wire [2:0]                 BURST_LENGTH_VALUE;
   wire                       registered_dimm;
   wire [2:0]                 command_address;
   wire                       write_state;
   wire                       read_state;
   wire                       read_write_state;
   wire                       burst_write_state;
   wire                       first_write_state;
   wire                       burst_read_state;
   wire                       first_read_state;
   wire                       af_rden;
   wire                       dummy_write_state;
   wire                       dummy_write_state_1;
   wire                       pattern_read_state;
   wire                       pattern_read_state_1;
   wire                       dummy_write_pattern_1;

   localparam                 cntnext  =     5'b11000;

   localparam                 IDLE                 =     5'h00;
   localparam                 LOAD_MODE_REG_ST     =     5'h01;
   localparam                 MODE_REGISTER_WAIT   =     5'h02;
   localparam                 PRECHARGE            =     5'h03;
   localparam                 PRECHARGE_WAIT       =     5'h04;
   localparam                 AUTO_REFRESH         =     5'h05;
   localparam                 AUTO_REFRESH_WAIT    =     5'h06;
   localparam                 ACTIVE               =     5'h07;
   localparam                 ACTIVE_WAIT          =     5'h08;
   localparam                 FIRST_WRITE          =     5'h09;
   localparam                 BURST_WRITE          =     5'h0A;
   localparam                 WRITE_WAIT           =     5'h0B;
   localparam                 WRITE_READ           =     5'h0C;
   localparam                 FIRST_READ           =     5'h0D;
   localparam                 BURST_READ           =     5'h0E;
   localparam                 READ_WAIT            =     5'h0F;
   localparam                 READ_WRITE           =     5'h10;

   localparam                 INIT_IDLE               = 5'h01;
   localparam                 INIT_DEEP_MEMORY_ST     = 5'h02;
   localparam                 INIT_INITCOUNT_200      = 5'h03;
   localparam                 INIT_INITCOUNT_200_WAIT = 5'h04;
   localparam                 INIT_DUMMY_READ_CYCLES  = 5'h05;
   localparam                 INIT_DUMMY_ACTIVE       = 5'h06;
   localparam                 INIT_DUMMY_ACTIVE_WAIT  = 5'h07;
   localparam                 INIT_DUMMY_FIRST_READ   = 5'h08;
   localparam                 INIT_DUMMY_READ         = 5'h09;
   localparam                 INIT_DUMMY_READ_WAIT    = 5'h0A;
   localparam                 INIT_DUMMY_WRITE1       = 5'h0B;
   localparam                 INIT_DUMMY_WRITE2       = 5'h0C;
   localparam                 INIT_DUMMY_WRITE_READ   = 5'h0D;
   localparam                 INIT_PATTERN_READ1      = 5'h0E;
   localparam                 INIT_PATTERN_READ2      = 5'h0F;
   localparam                 INIT_PATTERN_READ_WAIT  = 5'h10;
   localparam                 INIT_PRECHARGE          = 5'h11;
   localparam                 INIT_PRECHARGE_WAIT     = 5'h12;
   localparam                 INIT_AUTO_REFRESH       = 5'h13;
   localparam                 INIT_AUTO_REFRESH_WAIT  = 5'h14;
   localparam                 INIT_LOAD_MODE_REG_ST   = 5'h15;
   localparam                 INIT_MODE_REGISTER_WAIT = 5'h16;

   assign registered_dimm = `registered;
   assign CAS_LATENCY_VALUE = (load_mode_reg[6:4]==3'b110)?3'b010:load_mode_reg[6:4] ;
   assign BURST_LENGTH_VALUE = load_mode_reg[2:0];
   assign burst_length = burst_cnt;
   assign command_address =   af_addr[34:32];

   assign burst_read_state = ~((conflict_detect & (~conflict_resolved_r))) &
                                ((state == BURST_READ)) & RD;
   assign first_read_state = ~((conflict_detect & (~conflict_resolved_r))) &
                                ((state == FIRST_READ) ) & RD;
   assign read_state = burst_read_state || first_read_state;
   assign read_write_state = write_state || read_state;
   assign burst_write_state = ~((conflict_detect & (~conflict_resolved_r))) &
                                ((state == BURST_WRITE)) & WR;
   assign first_write_state = ~((conflict_detect & (~conflict_resolved_r))) &
                                 ((state == FIRST_WRITE) ) & WR;
   assign write_state = burst_write_state || first_write_state;

   assign dummy_write_state     = ((init_state == INIT_DUMMY_WRITE1)
                                   || (init_state == INIT_DUMMY_WRITE2));
   assign dummy_write_state_1   = (init_state == INIT_DUMMY_WRITE1);
   assign dummy_write_pattern_1 = ((init_state == INIT_DUMMY_WRITE1)
                                   || (init_state == INIT_DUMMY_WRITE2) ||
                                      (init_state == INIT_DUMMY_WRITE_READ));
   assign pattern_read_state    = ((init_state == INIT_PATTERN_READ1)
                                   || (init_state == INIT_PATTERN_READ2));
   assign pattern_read_state_1  = (init_state == INIT_PATTERN_READ1);

   always @( posedge clk_0 )
     rst_r <= rst;

   always @(posedge clk_0) begin
      if(rst_r)
        dummy_write_pattern_2 <= 1'b0;
      else
        dummy_write_pattern_2 <= dummy_write_pattern_1;
   end

   assign dummy_write_pattern = (registered_dimm) ? dummy_write_pattern_2
                                : dummy_write_pattern_1;

   // fifo control signals

   assign ctrl_af_RdEn = af_rden;

   assign conflict_detect = af_addr[35]& ctrl_init_done & ~af_empty;


   always @ (posedge clk_0) begin
      if(rst_r) begin
         pattern_read_state_r2 <= 1'b0;
         pattern_read_state_r3 <= 1'b0;
      end
      else begin
         pattern_read_state_r2 <= pattern_read_state;
         pattern_read_state_r3 <= pattern_read_state_r2;
      end
   end

   always @ (posedge clk_0) begin
      if(rst_r)
        pattern_read_state_1_r2 <= 1'b0;
      else
        pattern_read_state_1_r2 <= pattern_read_state_1;
   end

   always @ (posedge clk_0) begin
      if(rst_r)
        dummy_write_state_r <= 1'b0;
      else
        dummy_write_state_r <= dummy_write_state;
   end

   //commands

   always @(command_address or ctrl_init_done or af_empty) begin
      WR = 1'b0;
      RD = 1'b0;
      LMR = 1'b0;
      PRE = 1'b0;
      REF = 1'b0;
      ACT = 1'b0;
      if(ctrl_init_done & ~af_empty) begin
         case(command_address)
           3'b000: LMR = 1'b1;
           3'b001: REF = 1'b1;
           3'b010: PRE = 1'b1;
           3'b011: ACT = 1'b1;
           3'b100: WR  = 1'b1;
           3'b101: RD  = 1'b1;
         endcase
      end
   end

   // register address outputs
   always @ (posedge clk_0) begin
      if (rst_r) begin
         WR_r <= 1'b0;
         RD_r <= 1'b0;
         LMR_r <= 1'b0;
         PRE_r <= 1'b0;
         REF_r <= 1'b0;
         ACT_r <= 1'b0;
         af_empty_r <= 1'b0;
         LMR_PRE_REF_ACT_cmd_r <= 1'b0;
      end
      else begin
         WR_r <= WR;
         RD_r <= RD;
         LMR_r <= LMR;
         PRE_r <= PRE;
         REF_r <= REF;
         ACT_r <= ACT;
         LMR_PRE_REF_ACT_cmd_r <= LMR | PRE | REF | ACT;
         af_empty_r <= af_empty;
      end // else: !if(rst_r)
   end // always @ (posedge clk_0)

   // register address outputs
   always @ (posedge clk_0) begin
      if (rst_r) begin
         af_addr_r          <= 36'h00000;
         conflict_detect_r   <= 1'b0;
         read_write_state_r2 <= 1'b0;
         first_read_state_r2 <= 1'b0;
         burst_read_state_r2 <= 1'b0;
         burst_read_state_r3 <= 1'b0;
      end
      else begin
         af_addr_r <= af_addr;
         conflict_detect_r <= conflict_detect;
         read_write_state_r2 <= read_write_state;
         first_read_state_r2 <= first_read_state;
         burst_read_state_r2 <= burst_read_state;
         burst_read_state_r3 <= burst_read_state_r2;
      end
   end

   always @ (posedge clk_0) begin
      if (rst_r) begin
         load_mode_reg         <= `load_mode_register;
      end
      else if(((state==LOAD_MODE_REG_ST) || (init_state==INIT_LOAD_MODE_REG_ST))
              & LMR_r &(af_addr_r[(`bank_address+`row_address + `col_ap_width)-1:
                                  (`col_ap_width + `row_address)]==2'b00))
        load_mode_reg         <=  af_addr [`row_address-1:0];
   end

   always @ (posedge clk_0) begin
      if (rst_r) begin
         ext_mode_reg         <= `ext_load_mode_register;
      end
      else if(((state==LOAD_MODE_REG_ST) || (init_state==INIT_LOAD_MODE_REG_ST))
              & LMR_r &(af_addr_r[(`bank_address+`row_address + `col_ap_width)-1:
                                  (`col_ap_width + `row_address)]==2'b01) )

?? 快捷鍵說明

復制代碼 Ctrl + C
搜索代碼 Ctrl + F
全屏模式 F11
切換主題 Ctrl + Shift + D
顯示快捷鍵 ?
增大字號 Ctrl + =
減小字號 Ctrl + -
亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲色图一区二区| 豆国产96在线|亚洲| 成人午夜在线播放| 亚洲国产岛国毛片在线| 国产aⅴ综合色| 黑人精品欧美一区二区蜜桃| 久久影视一区二区| 国产精品一区二区男女羞羞无遮挡| 国产香蕉久久精品综合网| www.欧美日韩| 亚洲精品成人少妇| 91精品国产综合久久精品麻豆| 久久久三级国产网站| 成年人午夜久久久| 亚洲成人综合视频| 久久久久久久久久久久久久久99| 精品国产自在久精品国产| 丰满亚洲少妇av| 不卡的电视剧免费网站有什么| 99久久精品情趣| 精品一区二区三区视频| 亚洲欧美欧美一区二区三区| 欧美一区二区福利在线| 久久综合九色综合97婷婷女人 | 欧美三级乱人伦电影| 亚洲一区电影777| 欧美成人一级视频| 一本大道久久a久久精二百| 日本欧美大码aⅴ在线播放| 中文字幕va一区二区三区| 国产精品乱码一区二三区小蝌蚪| 欧美一二三在线| 欧美午夜精品一区二区蜜桃 | 成人免费毛片a| 欧洲色大大久久| 成人福利在线看| 欧美亚洲丝袜传媒另类| 久久视频一区二区| 亚洲少妇中出一区| 久久av老司机精品网站导航| 婷婷综合另类小说色区| 亚洲男人都懂的| 欧美日韩美少妇| 欧美高清在线一区| 欧美电影一区二区| 在线中文字幕一区二区| 激情综合色综合久久| 波多野结衣精品在线| 欧美日韩一区二区电影| 久久久99精品免费观看| 一区av在线播放| 自拍偷在线精品自拍偷无码专区 | 99精品视频免费在线观看| 欧美日韩高清一区二区| 国产色产综合色产在线视频 | 国产在线不卡一区| 青娱乐精品视频在线| 亚洲精品福利视频网站| 精品一区二区三区不卡| 色综合久久综合网欧美综合网 | 26uuuu精品一区二区| 亚洲免费电影在线| 国产91精品在线观看| 欧美一级国产精品| 五月天激情小说综合| 色婷婷久久久亚洲一区二区三区| 久久亚洲一区二区三区四区| 久久国产日韩欧美精品| 制服丝袜亚洲色图| 性做久久久久久久久| 日本电影欧美片| 亚洲精品视频免费观看| 91免费观看国产| 色婷婷av一区| 亚洲乱码国产乱码精品精的特点| 国产成人h网站| 在线观看不卡一区| 亚洲免费三区一区二区| 色系网站成人免费| 亚洲蜜桃精久久久久久久| 成人网在线免费视频| 国产精品免费av| 成人午夜大片免费观看| 国产精品日产欧美久久久久| 成人app在线| 国产精品成人一区二区三区夜夜夜 | 欧美性videosxxxxx| 一个色综合av| 欧美伦理影视网| 蜜臀久久99精品久久久久久9| 国产福利精品一区| 亚洲国产成人在线| 色偷偷88欧美精品久久久| 亚洲一区二区综合| 欧美日韩一区高清| 激情五月婷婷综合| 亚洲国产高清aⅴ视频| 91浏览器打开| 日韩不卡一区二区| 久久久久久久久久久电影| 成人美女视频在线看| 亚洲一区二区美女| 日韩欧美国产综合在线一区二区三区| 国产精品传媒入口麻豆| 在线观看亚洲精品| 另类欧美日韩国产在线| 国产欧美精品区一区二区三区 | 91成人免费在线| 人人精品人人爱| 中文字幕国产一区| 精品视频在线免费看| 国产麻豆精品95视频| 亚洲图片另类小说| 精品少妇一区二区三区视频免付费| 粉嫩av一区二区三区在线播放 | 97久久久精品综合88久久| 亚洲国产精品一区二区久久| 国产成人在线免费| 亚洲免费三区一区二区| 日韩精品中午字幕| 99国产精品久久久久| 久久机这里只有精品| 亚洲美女在线一区| 精品av久久707| 欧美日韩精品一区二区三区四区 | 欧美一区二区精品在线| 不卡视频在线看| 激情五月激情综合网| 亚洲影院久久精品| 国产欧美一区二区精品性| 欧美吞精做爰啪啪高潮| 99精品偷自拍| 国产精品亚洲一区二区三区在线| 亚洲午夜国产一区99re久久| 综合av第一页| 欧美国产精品一区二区三区| 精品少妇一区二区三区免费观看| 欧美色区777第一页| 91视视频在线观看入口直接观看www| 韩国av一区二区| 久久精品国产精品青草| 肉色丝袜一区二区| 日韩一区二区视频在线观看| 色网站国产精品| 99久久99久久精品免费看蜜桃 | 性做久久久久久久久| 国产精品久久久久久久久免费丝袜 | 久久久久久一二三区| 在线播放日韩导航| 日本大香伊一区二区三区| 国产成人av网站| 国产呦精品一区二区三区网站| 日本不卡视频一二三区| 日本伊人精品一区二区三区观看方式| 亚洲精品成人在线| 伊人色综合久久天天人手人婷| 中文字幕一区av| 欧美日韩一区不卡| 91丝袜美女网| 91啪九色porn原创视频在线观看| 成人成人成人在线视频| 国产成人av影院| 国模无码大尺度一区二区三区| 精品一区二区免费在线观看| 狠狠狠色丁香婷婷综合激情| 久久99国内精品| 激情小说亚洲一区| 国产精品一区专区| 国v精品久久久网| 波多野结衣在线一区| 99国产欧美另类久久久精品| 99热99精品| 欧美偷拍一区二区| 欧美一区二区在线免费播放| 欧美不卡一区二区三区| 国产色产综合产在线视频| 国产无人区一区二区三区| 国产欧美日韩视频一区二区| 1区2区3区精品视频| 一级精品视频在线观看宜春院| 亚洲午夜久久久久中文字幕久| 日本午夜精品一区二区三区电影| 国精产品一区一区三区mba视频 | 欧美国产一区在线| 一区二区三区在线免费| 天天av天天翘天天综合网色鬼国产| 亚洲成精国产精品女| 韩国成人福利片在线播放| 99久久国产综合精品女不卡| 6080午夜不卡| 国产精品传媒视频| 日韩国产精品久久久| 国产精品亚洲人在线观看| 日本丰满少妇一区二区三区| 日韩一区二区三区免费看| 亚洲少妇30p| 激情丁香综合五月| 在线观看一区二区精品视频| 久久色.com| 午夜精品久久久久久不卡8050|