第一步,拿到一塊PCB,首先在紙上記錄好所有元氣件的型號,參數,以及位置,尤其是二極管,三極管的方向,IC缺口的方向。最好用數碼相機拍兩張元氣件位置的照片。 第二步,拆掉所有器件,并且將PAD孔里的錫去掉。用酒精將PCB清洗干凈,然后放入掃描儀內,啟動POHTOSHOP,用彩色方式將絲印面掃入,并打印出來備用。 第三步,用水紗紙將TOP LAYER 和BOTTOM LAYER兩層輕微打磨,打磨到銅膜發亮,放入掃描儀,啟動PHOTOSHOP,用彩色方式將兩層分別掃入。注意,PCB在掃描儀內擺放一定要橫平樹直,否則掃描的圖象就無法使用,掃描儀分辨率請選為600。 需要的朋友請下載哦!
上傳時間: 2014-03-04
上傳用戶:tianming222
good good study ,day day up
上傳時間: 2014-01-04
上傳用戶:waitingfy
Designing withProgrammable Logicin an Analog WorldProgrammable logic devices revolutionizeddigital design over 25 years ago,promising designers a blank chip todesign literally any function and programit in the field. PLDs can be low-logicdensity devices that use nonvolatilesea-of-gates cells called complexprogrammable logic devices (CPLDs)or they can be high-density devicesbased on SRAM look-up tables (LUTs)
標簽: Solutions Analog Altera FPGAs
上傳時間: 2013-10-27
上傳用戶:fredguo
Designing withProgrammable Logicin an Analog WorldProgrammable logic devicesrevolutionized digital design over 25years ago, promising designers a blankchip to design literally any functionand program it in the field. PLDs canbe low-logic density devices that usenonvolatile sea-of-gates cells calledcomplex programmable logic devices(CPLDs) or they can be high-densitydevices based on SRAM look-up tables
標簽: Solutions Analog Xilinx FPGAs
上傳時間: 2013-11-07
上傳用戶:suicone
TOP/BOTTOM SOLDER(頂層/底層阻焊綠油層):頂層/底層敷設阻焊綠油,以防止銅箔上錫,保持絕緣。在焊盤、過孔及本層非電氣走線處阻焊綠油開窗。
上傳時間: 2013-11-04
上傳用戶:sy_jiadeyi
In the past decade, the size and complexity of manyFPGA designs exceeds the time and resourcesavailable to most design teams, making the use andreuse of Intellectual Property (IP) imperative.However, integrating numerous IP blocks acquiredfrom both internal and external sources can be adaunting challenge that often extends, rather thanshortens, design time. As today's designs integrateincreasing amounts of functionality, it is vital thatdesigners have access to proven, up-to-date IP fromreliable sources.
上傳時間: 2013-11-11
上傳用戶:csgcd001
This application note describes the implementation of a two-dimensional Rank Order filter. Thereference design includes the RTL VHDL implementation of an efficient sorting algorithm. Thedesign is parameterizable for input/output precision, color standards, filter kernel size,maximum horizontal resolution, and implementation options. The rank to be selected can bemodified dynamically, and the actual horizontal resolution is picked up automatically from theinput synchronization signals. The design has a fully synchronous interface through the ce, clk,and rst ports.
上傳時間: 2013-12-14
上傳用戶:逗逗666
This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board
上傳時間: 2013-11-23
上傳用戶:shen_dafa
Finite state machines are widely used in digital circuit designs. Generally, when designing a state machine using an HDL, the synthesis tools will optimize away all states that cannot be reached and generate a highly optimized circuit. Sometimes, however, the optimization is not acceptable. For example, if the circuit powers up in an invalid state, or the circuit is in an extreme working environment and a glitch sends it into an undesired state, the circuit may never get back to its normal operating condition.
標簽: Creating Machines Mentor State
上傳時間: 2013-11-02
上傳用戶:xauthu
討論、研究高性能覆銅板對它所用的環氧樹脂的性能要求,應是立足整個產業鏈的角度去觀察、分析。特別應從HDI多層板發展對高性能CCL有哪些主要性能需求上著手研究。HDI多層板有哪些發展特點,它的發展趨勢如何——這都是我們所要研究的高性能CCL發展趨勢和重點的基本依據。而HDI多層板的技術發展,又是由它的應用市場——終端電子產品的發展所驅動(見圖1)。 圖1 在HDI多層板產業鏈中各類產品對下游產品的性能需求關系圖 1.HDI多層板發展特點對高性能覆銅板技術進步的影響1.1 HDI多層板的問世,對傳統PCB技術及其基板材料技術是一個嚴峻挑戰20世紀90年代初,出現新一代高密度互連(High Density Interconnection,簡稱為 HDI)印制電路板——積層法多層板(Build—Up Multiplayer printed board,簡稱為 BUM)的最早開發成果。它的問世是全世界幾十年的印制電路板技術發展歷程中的重大事件。積層法多層板即HDI多層板,至今仍是發展HDI的PCB的最好、最普遍的產品形式。在HDI多層板之上,將最新PCB尖端技術體現得淋漓盡致。HDI多層板產品結構具有三大突出的特征:“微孔、細線、薄層化”。其中“微孔”是它的結構特點中核心與靈魂。因此,現又將這類HDI多層板稱作為“微孔板”。HDI多層板已經歷了十幾年的發展歷程,但它在技術上仍充滿著朝氣蓬勃的活力,在市場上仍有著前程廣闊的空間。
上傳時間: 2013-11-19
上傳用戶:zczc