亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊(cè)

TRANSFER

  • This file is used to TRANSFER p2s data in a Spartan 3e

    This file is used to TRANSFER p2s data in a Spartan 3e

    標(biāo)簽: TRANSFER Spartan This file

    上傳時(shí)間: 2014-01-01

    上傳用戶:大三三

  • Souce Code and sample to TRANSFER SQL Server database to SqlServer Compact edition database. C#, d

    Souce Code and sample to TRANSFER SQL Server database to SqlServer Compact edition database. C#, dotNet framework

    標(biāo)簽: database SqlServer TRANSFER Compact

    上傳時(shí)間: 2013-12-24

    上傳用戶:阿四AIR

  • Browser-based (HTTP) file uploading is a great way to TRANSFER arbitrary files from a client machine

    Browser-based (HTTP) file uploading is a great way to TRANSFER arbitrary files from a client machine to the Web server which adds another dimension to Web-based applications.

    標(biāo)簽: Browser-based arbitrary uploading TRANSFER

    上傳時(shí)間: 2017-08-21

    上傳用戶:13188549192

  • it bout file TRANSFER this is about client and server

    it bout file TRANSFER this is about client and server

    標(biāo)簽: TRANSFER client server about

    上傳時(shí)間: 2017-09-20

    上傳用戶:xymbian

  • JPEG2000算術(shù)編碼的研究與FPGA實(shí)現(xiàn)

    JPEG2000是由ISO/ITU-T組織下的IEC JTC1/SC29/WG1小組制定的下一代靜止圖像壓縮標(biāo)準(zhǔn).與JPEG(Joint Photographic Experts Group)相比,JPEG2000能夠提供更好的數(shù)據(jù)壓縮比,并且提供了一些JPEG所不具有的功能[1].JPEG2000具有的多種特性使得它具有廣泛的應(yīng)用前景.但是,JPEG2000是一個(gè)復(fù)雜編碼系統(tǒng),目前為止的軟件實(shí)現(xiàn)方案的執(zhí)行時(shí)間和所需的存儲(chǔ)量較大,若想將JPEG2000應(yīng)用于實(shí)際中,有著較大的困難,而用硬件電路實(shí)現(xiàn)JPEG2000或者其中的某些模塊,必然能夠減少JPEG200的執(zhí)行時(shí)間,因而具有重要的意義.本文首先簡單介紹了JPEG2000這一新的靜止圖像壓縮標(biāo)準(zhǔn),然后對(duì)算術(shù)編碼的原理及實(shí)現(xiàn)算法進(jìn)行了深入的研究,并重點(diǎn)探討了JPEG2000中算術(shù)編碼的硬件實(shí)現(xiàn)問題,給出了一種硬件最優(yōu)化的算術(shù)編碼實(shí)現(xiàn)方案.最后使用硬件描述語言(Very High Speed Integrated Circuit Hardware Description Language,VHDL)在寄存器傳輸級(jí)(Register TRANSFER Level,RTL描述了該硬件最優(yōu)化的算術(shù)編碼實(shí)現(xiàn)方案,并以Altera 20K200E FPGA為基礎(chǔ),在Active-HDL環(huán)境中進(jìn)行了功能仿真,在Quartus Ⅱ集成開發(fā)環(huán)境下完成了綜合以及后仿真,綜合得到的最高工作時(shí)鐘頻率達(dá)45.81MHz.在相同的輸入條件下,輸出結(jié)果表明,本文設(shè)計(jì)的硬件算術(shù)編碼器與實(shí)現(xiàn)JPEG2000的軟件:Jasper[2]中的算術(shù)編碼模塊相比,處理時(shí)間縮短了30﹪左右.因而本文的研究對(duì)于JPEG2000應(yīng)用于數(shù)字監(jiān)控系統(tǒng)等實(shí)際應(yīng)用有著重要的意義.

    標(biāo)簽: JPEG 2000 FPGA 算術(shù)編碼

    上傳時(shí)間: 2013-05-16

    上傳用戶:671145514

  • 基于FPGA的計(jì)算機(jī)可編程外圍接口芯片的設(shè)計(jì)與實(shí)現(xiàn)

    隨著電子技術(shù)和EDA技術(shù)的發(fā)展,大規(guī)模可編程邏輯器件PLD(Programmable Logic Device)、現(xiàn)場可編程門陣列FPGA(Field Programmable Gates Array)完全可以取代大規(guī)模集成電路芯片,實(shí)現(xiàn)計(jì)算機(jī)可編程接口芯片的功能,并可將若干接口電路的功能集成到一片PLD或FPGA中.基于大規(guī)模PLD或FPGA的計(jì)算機(jī)接口電路不僅具有集成度高、體積小和功耗低等優(yōu)點(diǎn),而且還具有獨(dú)特的用戶可編程能力,從而實(shí)現(xiàn)計(jì)算機(jī)系統(tǒng)的功能重構(gòu).該課題以Altera公司FPGA(FLEX10K)系列產(chǎn)品為載體,在MAX+PLUSⅡ開發(fā)環(huán)境下采用VHDL語言,設(shè)計(jì)并實(shí)現(xiàn)了計(jì)算機(jī)可編程并行接芯片8255的功能.設(shè)計(jì)采用VHDL的結(jié)構(gòu)描述風(fēng)格,依據(jù)芯片功能將系統(tǒng)劃分為內(nèi)核和外圍邏輯兩大模塊,其中內(nèi)核模塊又分為RORT A、RORT B、OROT C和Control模塊,每個(gè)底層模塊采用RTL(Registers TRANSFER Language)級(jí)描述,整體生成采用MAX+PLUSⅡ的圖形輸入法.通過波形仿真、下載芯片的測試,完成了計(jì)算機(jī)可編程并行接芯片8255的功能.

    標(biāo)簽: FPGA 計(jì)算機(jī) 可編程 外圍接口

    上傳時(shí)間: 2013-06-08

    上傳用戶:asddsd

  • ITU的G.729A編碼庫(可以將PCM轉(zhuǎn)化為G.729格式)

    ·ITU的G.729A編碼庫(可以將PCM轉(zhuǎn)化為G.729格式)-ITU G729 annex A lib file ,can TRANSFER PCM file format to G729 format

    標(biāo)簽: 729 ITU PCM 編碼

    上傳時(shí)間: 2013-06-13

    上傳用戶:幾何公差

  • 基于CORDIC算法的高速ODDFS電路設(shè)計(jì)

    為了滿足現(xiàn)代高速通信中頻率快速轉(zhuǎn)換的需求,基于坐標(biāo)旋轉(zhuǎn)數(shù)字計(jì)算(CORDIC,Coordinate Rotation Digital Computer)算法完成正交直接數(shù)字頻率合成(ODDFS,Orthogonal Direct Digital Frequency Synthesizer)電路設(shè)計(jì)方案。采用MATLAB和Xilinx System Generator開發(fā)工具搭建電路的系統(tǒng)模型,通過現(xiàn)場可編程門陣列(FPGA,F(xiàn)ield Programmable Gate Array)完成電路的寄存器傳輸級(jí)(RTL,Register TRANSFER Level)驗(yàn)證,仿真結(jié)果表明電路設(shè)計(jì)具有很高的有效性和可行性。

    標(biāo)簽: CORDIC ODDFS 算法 電路設(shè)計(jì)

    上傳時(shí)間: 2013-11-09

    上傳用戶:hfnishi

  • DA轉(zhuǎn)換接口的射頻IQ調(diào)制

      Linear Technology’s High Frequency Product lineupincludes a variety of RF I/Q modulators. The purpose ofthis application note is to illustrate the circuits requiredto interface these modulators with several popular D/Aconverters. Such circuits typically are required to maximizethe voltage TRANSFER from the DAC to the baseband inputsof the modulator, as well as provide some reconstructionfi ltering.

    標(biāo)簽: DA轉(zhuǎn)換 接口 射頻 調(diào)制

    上傳時(shí)間: 2013-10-19

    上傳用戶:FreeSky

  • DAC技術(shù)用語 (D/A Converters Defini

    Differential Nonlinearity: Ideally, any two adjacent digitalcodes correspond to output analog voltages that are exactlyone LSB apart. Differential non-linearity is a measure of theworst case deviation from the ideal 1 LSB step. For example,a DAC with a 1.5 LSB output change for a 1 LSB digital codechange exhibits 1⁄2 LSB differential non-linearity. Differentialnon-linearity may be expressed in fractional bits or as a percentageof full scale. A differential non-linearity greater than1 LSB will lead to a non-monotonic TRANSFER function in aDAC.Gain Error (Full Scale Error): The difference between theoutput voltage (or current) with full scale input code and theideal voltage (or current) that should exist with a full scale inputcode.Gain Temperature Coefficient (Full Scale TemperatureCoefficient): Change in gain error divided by change in temperature.Usually expressed in parts per million per degreeCelsius (ppm/°C).Integral Nonlinearity (Linearity Error): Worst case deviationfrom the line between the endpoints (zero and full scale).Can be expressed as a percentage of full scale or in fractionof an LSB.LSB (Lease-Significant Bit): In a binary coded system thisis the bit that carries the smallest value or weight. Its value isthe full scale voltage (or current) divided by 2n, where n is theresolution of the converter.Monotonicity: A monotonic function has a slope whose signdoes not change. A monotonic DAC has an output thatchanges in the same direction (or remains constant) for eachincrease in the input code. the converse is true for decreasing codes.

    標(biāo)簽: Converters Defini DAC

    上傳時(shí)間: 2013-10-30

    上傳用戶:stvnash

主站蜘蛛池模板: 安吉县| 宜君县| 长汀县| 临夏县| 新郑市| 米脂县| 屏山县| 惠水县| 康保县| 连平县| 准格尔旗| 汝城县| 诏安县| 昌吉市| 衡南县| 平定县| 保定市| 大姚县| 七台河市| 山阴县| 涟水县| 西昌市| 商都县| 广东省| 松桃| 淮安市| 介休市| 靖州| 邯郸县| 乌拉特中旗| 新田县| 化隆| 利辛县| 通河县| 昌平区| 萨嘎县| 玉山县| 深泽县| 荆州市| 客服| 寿光市|