亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

Wide-SCREEN

  • 線性低壓差 (LDO) 穩壓器解決方案

    We offer a broad line of high performance low dropout (LDO) linear regulators with fasttransient response, excellent line and load regulation, and very wide input voltage rangefrom 0.9V to 100V. Output currents range from 20mA to 10A, with positive, negative andmultiple output versions available. Many devices offer output voltage operation <0.8V andsome feature operation as low as 0V, even with a single supply. Most are stable with ceramicoutput capacitors. LDO regulators can be applied in virtually any application.

    標簽: LDO 線性 低壓差 穩壓器

    上傳時間: 2013-11-15

    上傳用戶:努力努力再努力

  • 數字集成電路分析與設計_英文版

    This book contains information obtained from authentic and highly regarded sources. Reprinted material is quoted with permission, and sources are indicated. A wide variety of references are listed. Reasonable efforts have been made to publish reliable data and information, but the author and the publisher cannot assume responsibility for the validity of all materials or for the consequences of their use.

    標簽: 數字集成 電路分析 英文

    上傳時間: 2014-12-31

    上傳用戶:PresidentHuang

  • Nios II軟件構建工具入門

    Nios II軟件構建工具入門 The Nios® II Software Build Tools (SBT) allows you to construct a wide variety of complex embedded software systems using a command-line interface. From this interface, you can execute Software Built Tools command utilities, and use scripts other tools) to combine the command utilities in many useful ways. This chapter introduces you to project creation with the SBT at the command line This chapter includes the following sections: ■ “Advantages of Command-Line Software Development” ■ “Outline of the Nios II SBT Command-Line Interface” ■ “Getting Started in the SBT Command Line” ■ “Software Build Tools Scripting Basics” on page 3–8

    標簽: Nios 軟件

    上傳時間: 2013-11-15

    上傳用戶:nanxia

  • XAPP122 - Spartan-XL FPGA的Express配置

    Express Mode uses an 8-bit wide bus path for fast configuration of Xilinx FPGAs. Thisapplication note provides information on how to perform Express configuration specifically forthe Spartan™-XL family. The Express mode signals and their associated timing are defined.The steps of Express configuration are described in detail, followed by detailed instructions thatshow how to implement the configuration circui

    標簽: Spartan-XL Express XAPP FPGA

    上傳時間: 2015-01-02

    上傳用戶:nanxia

  • XAPP740利用AXI互聯設計高性能視頻系統

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標簽: XAPP 740 AXI 互聯

    上傳時間: 2013-11-23

    上傳用戶:shen_dafa

  • US Navy VHDL Modelling Guide

      This document was developed under the Standard Hardware and Reliability Program (SHARP) TechnologyIndependent Representation of Electronic Products (TIREP) project. It is intended for use by VHSIC HardwareDescription Language (VHDL) design engineers and is offered as guidance for the development of VHDL modelswhich are compliant with the VHDL Data Item Description (DID DI-EGDS-80811) and which can be providedto manufacturing engineering personnel for the development of production data and the subsequent productionof hardware. Most VHDL modeling performed to date has been concentrated at either the component level orat the conceptual system level. The assembly and sub-assembly levels have been largely disregarded. Under theSHARP TIREP project, an attempt has been made to help close this gap. The TIREP models are based upon lowcomplexity Standard Electronic Modules (SEM) of the format A configuration. Although these modules are quitesimple, it is felt that the lessons learned offer guidance which can readily be applied to a wide range of assemblytypes and complexities.

    標簽: Modelling Guide Navy VHDL

    上傳時間: 2013-11-20

    上傳用戶:pzw421125

  • allegro cx manual教程

    We would like to welcome you as a user of the Allegro CX, a rugged, handheld fi  eld PC for data collection. Developed with the input of data collection professionals worldwide, the Allegro CX is adaptable and versatile for use in a wide variety of data collection environments. The Allegro CX continues to utilize our ergonomic, lightweight design that is standard in our line of Allegro Field PCs. This design makes your Allegro easy to use for extended periods while moving to and from data collection sites in the fi  eld.  

    標簽: allegro manual cx 教程

    上傳時間: 2015-01-02

    上傳用戶:zhangyi99104144

  • Virtex-5 GTP Transceiver Wizar

    The LogiCORE™ GTP Wizard automates the task of creating HDL wrappers to configure the high-speed serial GTP transceivers in Virtex™-5 LXT and SXT devices. The menu-driven interface allows one or more GTP transceivers to be configured using pre-definedtemplates for popular industry standards, or from scratch, to support a wide variety of custom protocols.The Wizard produces a wrapper, an example design, and a testbench for rapid integration and verification of the serial interface with your custom function Features• Creates customized HDL wrappers to configureVirtex-5 RocketIO™ GTP transceivers• Users can configure Virtex-5 GTP transceivers toconform to industry standard protocols usingpredefined templates, or tailor the templates forcustom protocols• Included protocol templates provide support for thefollowing specifications: Aurora, CPRI, FibreChannel 1x, Gigabit Ethernet, HD-SDI, OBSAI,OC3, OC12, OC48, PCI Express® (PCIe®), SATA,SATA II, and XAUI• Automatically configures analog settings• Each custom wrapper includes example design, testbench; and both implementation and simulation scripts

    標簽: Transceiver Virtex Wizar GTP

    上傳時間: 2013-10-20

    上傳用戶:dave520l

  • PCB設計問題集錦

    PCB設計問題集錦 問:PCB圖中各種字符往往容易疊加在一起,或者相距很近,當板子布得很密時,情況更加嚴重。當我用Verify Design進行檢查時,會產生錯誤,但這種錯誤可以忽略。往往這種錯誤很多,有幾百個,將其他更重要的錯誤淹沒了,如何使Verify Design會略掉這種錯誤,或者在眾多的錯誤中快速找到重要的錯誤。    答:可以在顏色顯示中將文字去掉,不顯示后再檢查;并記錄錯誤數目。但一定要檢查是否真正屬于不需要的文字。 問: What’s mean of below warning:(6230,8330 L1) Latium Rule not checked: COMPONENT U26 component rule.答:這是有關制造方面的一個檢查,您沒有相關設定,所以可以不檢查。 問: 怎樣導出jop文件?答:應該是JOB文件吧?低版本的powerPCB與PADS使用JOB文件。現在只能輸出ASC文件,方法如下STEP:FILE/EXPORT/選擇一個asc名稱/選擇Select ALL/在Format下選擇合適的版本/在Unit下選Current比較好/點擊OK/完成然后在低版本的powerPCB與PADS產品中Import保存的ASC文件,再保存為JOB文件。 問: 怎樣導入reu文件?答:在ECO與Design 工具盒中都可以進行,分別打開ECO與Design 工具盒,點擊右邊第2個圖標就可以。 問: 為什么我在pad stacks中再設一個via:1(如附件)和默認的standardvi(如附件)在布線時V選擇1,怎么布線時按add via不能添加進去這是怎么回事,因為有時要使用兩種不同的過孔。答:PowerPCB中有多個VIA時需要在Design Rule下根據信號分別設置VIA的使用條件,如電源類只能用Standard VIA等等,這樣操作時就比較方便。詳細設置方法在PowerPCB軟件通中有介紹。 問:為什么我把On-line DRC設置為prevent..移動元時就會彈出(圖2),而你們教程中也是這樣設置怎么不會呢?答:首先這不是錯誤,出現的原因是在數據中沒有BOARD OUTLINE.您可以設置一個,但是不使用它作為CAM輸出數據. 問:我用ctrl+c復制線時怎設置原點進行復制,ctrl+v粘帖時總是以最下面一點和最左邊那一點為原點 答: 復制布線時與上面的MOVE MODE設置沒有任何關系,需要在右鍵菜單中選擇,這在PowerPCB軟件通教程中有專門介紹. 問:用(圖4)進行修改線時拉起時怎總是往左邊拉起(圖5),不知有什么辦法可以輕易想拉起左就左,右就右。答: 具體條件不明,請檢查一下您的DESIGN GRID,是否太大了. 問: 好不容易拉起右邊但是用(圖6)修改線怎么改怎么下面都會有一條不能和在一起,而你教程里都會好好的(圖8)答:這可能還是與您的GRID 設置有關,不過沒有問題,您可以將不需要的那段線刪除.最重要的是需要找到布線的感覺,每個軟件都不相同,所以需要多練習。 問: 尊敬的老師:您好!這個圖已經畫好了,但我只對(如圖1)一種的完全間距進行檢查,怎么錯誤就那么多,不知怎么改進。請老師指點。這個圖在附件中請老師幫看一下,如果還有什么問題請指出來,本人在改進。謝!!!!!答:請注意您的DRC SETUP窗口下的設置是錯誤的,現在選中的SAME NET是對相同NET進行檢查,應該選擇NET TO ALL.而不是SAME NET有關各項參數的含義請仔細閱讀第5部教程. 問: U101元件已建好,但元件框的拐角處不知是否正確,請幫忙CHECK 答:元件框等可以通過修改編輯來完成。問: U102和U103元件沒建完全,在自動建元件參數中有幾個不明白:如:SOIC--》silk screen欄下spacing from pin與outdent from first pin對應U102和U103元件應寫什么數值,還有這兩個元件SILK怎么自動設置,以及SILK內有個圓圈怎么才能畫得與該元件參數一致。 答:Spacing from pin指從PIN到SILK的Y方向的距離,outdent from first pin是第一PIN與SILK端點間的距離.請根據元件資料自己計算。

    標簽: PCB 設計問題 集錦

    上傳時間: 2014-01-03

    上傳用戶:Divine

  • 高精度溫度測量鉑電阻溫度探測器(PRTDs)和??ADC

    Abstract: Many modern industrial, medical, and commercial applications require temperature measurements in the extended temperature rangewith accuracies of ±0.3°C or better, performed with reasonable cost and often with low power consumption. This article explains how platinumresistance temperature detectors (PRTDs) can perform measurements over wide temperature ranges of -200°C to +850°C, with absolute accuracyand repeatability better than ±0.3°C, when used with modern processors capable of resolving nonlinear mathematical equation quickly and costeffectively. This article is the second installment of a series on PRTDs. For the first installment, please read application note 4875, "High-Accuracy Temperature Measurements Call for Platinum Resistance Temperature Detectors (PRTDs) and Precision Delta-Sigma ADCs."

    標簽: PRTDs ADC 高精度 溫度測量

    上傳時間: 2013-11-06

    上傳用戶:WMC_geophy

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
另类天堂av| 国产精品亚洲一区| 亚洲国产女人aaa毛片在线| 欧美日韩午夜视频在线观看| 久久免费高清视频| 亚洲国产精品va在线看黑人动漫| 国产一区深夜福利| 国产精品一区二区你懂的| 小黄鸭精品aⅴ导航网站入口| 亚洲黄色视屏| 国内一区二区三区| 黄色成人片子| 91久久精品国产91久久性色tv| 激情综合五月天| 亚洲网在线观看| 国产精品一区二区你懂得| 欧美日韩国产在线| 欧美丝袜一区二区三区| 国产精品激情偷乱一区二区∴| 欧美性jizz18性欧美| 欧美午夜宅男影院在线观看| 一区二区三区久久久| 亚洲图片在线观看| 午夜精品一区二区三区在线| 欧美一区二区女人| 久久久亚洲一区| 欧美xart系列在线观看| 狠狠综合久久| 亚洲高清视频一区| 亚洲精品免费一二三区| 亚洲视频观看| 久久久久国产免费免费| 欧美大片免费久久精品三p| 欧美三级日本三级少妇99| 国产精品系列在线| 伊大人香蕉综合8在线视| 亚洲激情国产| 亚洲欧美精品一区| 久久综合伊人| 欧美午夜精品久久久| 国产在线精品成人一区二区三区| 在线精品国产成人综合| 一区二区电影免费观看| 欧美一区二区三区四区视频| 裸体歌舞表演一区二区| 欧美婷婷久久| 亚洲国产精品成人综合| 午夜老司机精品| 欧美国产精品久久| 国产女精品视频网站免费| 在线精品福利| 亚洲欧美在线免费| 欧美国产日韩免费| 国产区精品视频| 日韩一二在线观看| 久久久青草青青国产亚洲免观| 欧美日韩美女| 鲁大师影院一区二区三区| 国模精品一区二区三区| 国产酒店精品激情| 亚洲综合第一| 一区二区三区在线观看国产| 欧美成人免费网| 亚洲免费久久| 国内在线观看一区二区三区| 欧美 日韩 国产在线| 欧美在线首页| 欧美日韩一区二区三区视频| 女同性一区二区三区人了人一| 欧美精品在线免费播放| 国产一区在线看| 亚洲欧美春色| 欧美日韩国产经典色站一区二区三区| 极品尤物一区二区三区| 亚洲欧美日本另类| 欧美日韩亚洲一区二区三区在线观看| 一区在线观看| 久久精品国产99| 国产麻豆精品久久一二三| 妖精成人www高清在线观看| 欧美va天堂在线| 欲色影视综合吧| 久久亚洲图片| 在线欧美日韩国产| 麻豆av福利av久久av| 伊人成人在线视频| 久久免费精品视频| 一区二区三区自拍| 久久久国产成人精品| 国产综合色在线| 久久久久久久久岛国免费| 国产视频一区在线观看| 亚洲欧美综合v| 国产欧美日本| 欧美有码在线视频| 国产一区二三区| 久久人体大胆视频| 亚洲高清不卡| 在线成人激情| 狠狠色噜噜狠狠色综合久| 国产一区二区三区四区五区美女| 欧美激情区在线播放| 欧美精品一级| 黄色日韩在线| 欧美性色视频在线| 欧美sm重口味系列视频在线观看| 黄网站免费久久| 99riav久久精品riav| 亚洲欧美一区二区原创| 亚洲一区二区精品| 国产精品qvod| 久久精品五月婷婷| 国产精品国产三级国产a| 国产农村妇女精品| 亚洲精美视频| 激情久久影院| 国产拍揄自揄精品视频麻豆| 国产精品久久久久一区二区三区共| 国产精品久久久一区二区三区| 国产精品v欧美精品v日本精品动漫| 亚洲淫片在线视频| 欧美日产一区二区三区在线观看| 欧美激情导航| 欧美日韩性视频在线| 欧美女同视频| 国产一区二区三区黄| 一区二区三区在线视频播放| 国产欧美日韩不卡免费| 久久国产精品亚洲va麻豆| 久久久蜜桃精品| 韩国视频理论视频久久| 免费视频久久| 国产伦精品一区二区三区照片91| 国产亚洲在线观看| 久久综合狠狠综合久久激情| 欧美日韩在线一区二区| 在线亚洲伦理| 久久国产精品高清| 欧美精选午夜久久久乱码6080| 裸体歌舞表演一区二区| 欧美日韩国产精品自在自线| 亚洲乱码国产乱码精品精可以看| 亚洲第一区在线观看| 亚洲精品黄色| 免费高清在线一区| 国模大胆一区二区三区| 亚洲视频碰碰| 国产精品久久久爽爽爽麻豆色哟哟| 亚洲国产精品第一区二区三区| 欧美亚洲系列| 欧美日韩国产成人| 亚洲缚视频在线观看| 欧美精品一二三| 国产女精品视频网站免费| 亚洲午夜精品国产| 欧美日韩精品久久久| 国产精品免费观看视频| 欧美在线高清视频| 亚洲永久免费| 亚洲第一毛片| 欧美日韩mp4| 亚洲影院在线| 亚洲国产欧美另类丝袜| 久热爱精品视频线路一| 亚洲午夜av在线| 亚洲国产精品福利| 狠狠色综合网站久久久久久久| 欧美综合二区| 亚洲香蕉网站| 亚洲美女诱惑| 国产精品免费一区二区三区在线观看| 日韩视频在线一区二区三区| 国产一区欧美日韩| 欧美一区二区三区四区夜夜大片| 亚洲精品色婷婷福利天堂| 国产一区二区三区不卡在线观看| 欧美午夜一区二区三区免费大片| 欧美激情一区二区三区在线视频观看| 老巨人导航500精品| 久久久久久亚洲精品中文字幕| 久久国产精品久久久久久| 久久激情五月婷婷| 久久久水蜜桃av免费网站| 久久亚洲国产成人| 久久只精品国产| 久久免费午夜影院| 美女国内精品自产拍在线播放| 欧美承认网站| 女人香蕉久久**毛片精品| 欧美一区二区三区四区高清| 亚洲欧美综合网| 久久精品视频播放| 久久亚洲综合色一区二区三区| 久久综合亚州| 欧美大尺度在线| 欧美日韩午夜| 国产婷婷色一区二区三区在线| 好吊视频一区二区三区四区| 在线成人免费观看| 99riav1国产精品视频|