亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

array

  • C8051F020

    HIGH SPEED 8051 μC CORE - Pipe-lined Instruction Architecture; Executes 70% of Instructions in 1 or 2 System Clocks - Up to 25MIPS Throughput with 25MHz System Clock - 22 Vectored Interrupt Sources MEMORY - 4352 Bytes Internal Data RAM (256 + 4k) - 64k Bytes In-System Programmable FLASH Program Memory - External Parallel Data Memory Interface – up to 5Mbytes/sec DIGITAL PERIPHERALS - 64 Port I/O; All are 5V tolerant - Hardware SMBusTM (I2CTM Compatible), SPITM, and Two UART Serial Ports Available Concurrently - Programmable 16-bit Counter/Timer array with 5 Capture/Compare Modules - 5 General Purpose 16-bit Counter/Timers - Dedicated Watch-Dog Timer; Bi-directional Reset CLOCK SOURCES - Internal Programmable Oscillator: 2-to-16MHz - External Oscillator: Crystal, RC, C, or Clock - Real-Time Clock Mode using Timer 3 or PCA SUPPLY VOLTAGE ........................ 2.7V to 3.6V - Typical Operating Current: 10mA @ 25MHz - Multiple Power Saving Sleep and Shutdown Modes 100-Pin TQFP (64-Pin Version Available) Temperature Range: –40°C to +85°C

    標(biāo)簽: C8051F020

    上傳時(shí)間: 2013-10-12

    上傳用戶:lalalal

  • 基于CAN總線的數(shù)字式自動(dòng)找平控制系統(tǒng)設(shè)計(jì)

    對于瀝青混凝土攤鋪機(jī)自動(dòng)找平控制系統(tǒng)來說,數(shù)字式控制系統(tǒng)的研制是目前的一個(gè)方向。介紹了一種基于CAN總線的數(shù)字式自動(dòng)找平控制系統(tǒng)。該系統(tǒng)以CAN總線作為通信方式,PWM控制信號(hào)通過C8051F040單片機(jī)內(nèi)部PCA可編程計(jì)數(shù)器陣列產(chǎn)生,并具有結(jié)構(gòu)簡單、信號(hào)穩(wěn)定、實(shí)時(shí)性強(qiáng)、易擴(kuò)展的特點(diǎn)。通過硬件實(shí)現(xiàn)和系統(tǒng)運(yùn)行達(dá)到了比較理想的控制效果,驗(yàn)證了系統(tǒng)的可行性。 Abstract:  A digital auto-leveling control system based on CAN Bus is introduced.It uses CAN Bus as the method of communication and creates PWM signals by programmable counter array in C8051F040 microcontroller. The system is simple, stable, real-time and expansive.

    標(biāo)簽: CAN 總線 數(shù)字式 控制系統(tǒng)設(shè)計(jì)

    上傳時(shí)間: 2013-10-09

    上傳用戶:ligi201200

  • CAT25128-128Kb的SPI串行CMOS EEPRO

    The CAT25128 is a 128−Kb Serial CMOS EEPROM device internally organized as 16Kx8 bits. This features a 64−byte page write buffer and supports the Serial Peripheral Interface (SPI) protocol. The device is enabled through a Chip Select (CS) input. In addition, the required bus signals are clock input (SCK), data input (SI) and data output (SO) lines. The HOLD input may be used to pause any serial communication with the CAT25128 device. The device featuressoftware and hardware write protection, including partial as well as full array protection.

    標(biāo)簽: 25128 EEPRO CMOS CAT

    上傳時(shí)間: 2013-11-15

    上傳用戶:fklinran

  • 狀態(tài)機(jī)設(shè)計(jì)

    狀態(tài)機(jī)設(shè)計(jì):8.1.1 數(shù)據(jù)類型定義語句TYPE語句的用法如下:TYPE 數(shù)據(jù)類型名IS 數(shù)據(jù)類型定義OF 基本數(shù)據(jù)類型;或TYPE 數(shù)據(jù)類型名IS 數(shù)據(jù)類型定義;TYPE st1 IS array ( 0 TO 15 ) OF STD_LOGIC ;TYPE week IS (sun,mon,tue,wed,thu,fri,sat) ; 8.1.1 數(shù)據(jù)類型定義語句TYPE m_state IS ( st0,st1,st2,st3,st4,st5 ) ;SIGNAL present_state,next_state : m_state ;TYPE BOOLEAN IS (FALSE,TRUE) ;TYPE my_logic IS ( '1' ,'Z' ,'U' ,'0' ) ;SIGNAL s1 : my_logic ;s1 <= 'Z' ;SUBTYPE 子類型名IS 基本數(shù)據(jù)類型RANGE 約束范圍;SUBTYPE digits IS INTEGER RANGE 0 to 9 ;

    標(biāo)簽: 狀態(tài)

    上傳時(shí)間: 2013-11-05

    上傳用戶:nem567397

  • 87C576微控制器的在線編程

    The 87C576 includes two separate methods of programming theEPROM array, the traditional modified Quick-Pulse method, and anew On-Board Programming technique (OBP).Quick Pulse programming is a method using a number of devicepins in parallel (see Figure 1) and is the traditional way in which87C51 family members have been programmed. The Quick-Pulsemethod supports the following programming functions:– program USER EPROM– verify USER EPROM– program KEY EPROM– program security bits– verify security bits– read signature bytesThe Quick-Pulse method is quite easily suited to standardprogramming equipment as evidenced by the numerous vendors of87C51 compatible programmers on the market today. Onedisadvantage is that this method is not well suited to programming inthe embedded application because of the large number of signallines that must be isolated from the application. In addition, parallelsignals from a programmer would need to be cabled to theapplication’s circuit board, or the application circuit board wouldneed to have logic built-in to perform the programming functions.These requirements have generally made in-circuit programmingusing the modified Quick Pulse method impractical in almost all87C51 family applications.

    標(biāo)簽: 87C576 微控制器 編程

    上傳時(shí)間: 2013-10-21

    上傳用戶:xiaozhiqban

  • 為您的FPGA選擇合適的電源

    Abstract: There are many things to consider when designing a power supply for a field-programmablegate array (FPGA). These include (but are not limited to) the high number of voltage rails, and thediffering requirements for both sequencing/tracking and the voltage ripple limits. This application noteexplains these and other power-supply considerations that an engineer must think through whendesigning a power supply for an FPGA.

    標(biāo)簽: FPGA 電源

    上傳時(shí)間: 2013-11-10

    上傳用戶:iswlkje

  • 基于Actel FPGA的VGA顯示控制方案

    VGA 是視頻圖形陣列(Video Graphics array)的簡稱,是IBM 于1987 年提出的一個(gè)使用模擬信號(hào)的圖形顯示標(biāo)準(zhǔn)。最初的VGA 標(biāo)準(zhǔn)最大只能支持640*480 分辨率的顯示器,而為了適應(yīng)大屏幕的應(yīng)用,視頻電氣標(biāo)準(zhǔn)化組織VESA(Video Electronics StandardsAssociation 的簡稱)將VGA 標(biāo)準(zhǔn)擴(kuò)展為SVGA 標(biāo)準(zhǔn),SVGA 標(biāo)準(zhǔn)能夠支持更大的分辨率。人們通常所說的VGA 實(shí)際上指的就是VESA 制定的SVGA 標(biāo)準(zhǔn)。(1). VGA 接口VGA 采用15 針的接口,用于顯示的接口信號(hào)主要有5 個(gè):1 個(gè)行同步信號(hào)、1 個(gè)場同步信號(hào)以及3 個(gè)顏色信號(hào),接口還包含自測試以及地址碼信號(hào),一般由不同的制造商定義,主要用來進(jìn)行測試及支持其它功能。

    標(biāo)簽: Actel FPGA VGA 顯示控制

    上傳時(shí)間: 2013-10-27

    上傳用戶:541657925

  • 基于FPGA的BayerCCD相機(jī)彩色自動(dòng)白平衡設(shè)計(jì)

    針對物體在不同色溫光源照射下呈現(xiàn)偏色的現(xiàn)象,用FPGA實(shí)現(xiàn)對Bayer CCD數(shù)字相機(jī)的自動(dòng)白平衡處理。根據(jù)CFA(Color Filter array)的分布特點(diǎn),利用雙端口RAM(DPRAM),實(shí)現(xiàn)了顏色插值與色彩空間轉(zhuǎn)換。在FPGA上設(shè)計(jì)了自動(dòng)白平衡的三大電路模塊:色溫估計(jì)、增益計(jì)算和色溫校正,并連接形成一個(gè)負(fù)反饋回路,然后結(jié)合EDA設(shè)計(jì)的特點(diǎn),改進(jìn)了增益計(jì)算的過程,有效地抑制了色彩振蕩現(xiàn)象。

    標(biāo)簽: BayerCCD FPGA 相機(jī) 彩色

    上傳時(shí)間: 2013-10-10

    上傳用戶:ouyangmark

  • 1-Wire總線主機(jī)

    Abstract: Communication with 1-Wire slave devices requires a 1-Wire master. There are numerous ways to build a 1-Wire master (see reference design 4206, "Choosing the Right 1-Wire Master for Embedded Applications"). Thisdocument describes the DS1WM, a synthesizable 1-Wire master that can be implemented in an application-specificintegrated circuit (ASIC) or field-programmable gate array (FPGA).

    標(biāo)簽: Wire 總線 主機(jī)

    上傳時(shí)間: 2014-12-22

    上傳用戶:xanxuan

  • 基于(英蓓特)STM32V100的串口程序

    This example provides a description of how  to use the USART with hardware flowcontrol and communicate with the Hyperterminal.First, the USART2 sends the TxBuffer to the hyperterminal and still waiting fora string from the hyperterminal that you must enter which must end by '\r'character (keypad ENTER button). Each byte received is retransmitted to theHyperterminal. The string that you have entered is stored in the RxBuffer array. The receivebuffer have a RxBufferSize bytes as maximum. The USART2 is configured as follow:    - BaudRate = 115200 baud      - Word Length = 8 Bits    - One Stop Bit    - No parity    - Hardware flow control enabled (RTS and CTS signals)    - Receive and transmit enabled    - USART Clock disabled    - USART CPOL: Clock is active low    - USART CPHA: Data is captured on the second edge     - USART LastBit: The clock pulse of the last data bit is not output to                      the SCLK pin

    標(biāo)簽: V100 STM 100 32V

    上傳時(shí)間: 2013-10-31

    上傳用戶:yy_cn

主站蜘蛛池模板: 四会市| 军事| 贵港市| 平塘县| 奎屯市| 吴忠市| 金溪县| 湖口县| 南部县| 镇宁| 涞水县| 化德县| 南京市| 平阳县| 昌江| 巴东县| 上犹县| 苍梧县| 勐海县| 景宁| 临高县| 赤城县| 武安市| 杭锦旗| 北宁市| 太谷县| 平远县| 德化县| 钟山县| 冕宁县| 余干县| 乐平市| 澜沧| 弋阳县| 阿坝县| 淮南市| 六枝特区| 库伦旗| 海南省| 滕州市| 襄城县|