·詳細說明:Goertzel算法是DTMF信號檢測的核心,它利用二極點的IIR濾波器計算離散傅立葉變換值,快速有效的提取輸入信號的頻譜信息。-Goertzel algorithm is the DTMF signal examination core, it uses two extremes the IIR filter computations to be separated Fourier t
上傳時間: 2013-04-24
上傳用戶:moshushi0009
·詳細說明:用于語音識別,基于HMM模型,用C++語言編寫。可用連續語音識別-It is based on HMM Model and developed with C++ which could be used to continuous speech recognition.
上傳時間: 2013-05-15
上傳用戶:鳳臨西北
·詳細說明:GSM的編解碼C源碼(使用Intel的IPP包)堪稱效率最高。-GSM arranges decodes the c source code (to use intel the ipp package) to may be called the efficiency to be highest文件列表: GSMAMR ......\api ...
上傳時間: 2013-07-31
上傳用戶:exxxds
·詳細說明:MPEG4實現的軟件代碼,極具參考價值-code of software to implement mpeg4, valuable to be refrenced 文件列表: mpeg-4 tts ..........\source ..........\......\AboutDlg.cpp ..........\...
上傳時間: 2013-04-24
上傳用戶:guanliya
This is a document for CYCLONE Develop Kits type LJ-FN300 FPGANIOS. Wish this would help you to find what kits can be select to use.
標簽: FPGANIOS document CYCLONE Develop
上傳時間: 2013-08-16
上傳用戶:563686540
In this paper, we discuss efficient coding and design styles using verilog. This can beimmensely helpful for any digital designer initiating designs. Here, we address different problems rangingfrom RTL-Gate Level simulation mismatch to race conditions in writing behavioral models. All theseproblems are accompanied by an example to have a better idea, and these can be taken care off if thesecoding guidelines are followed. Discussion of all the techniques is beyond the scope of this paper, however,here we try to cover a few of them.
標簽: Efficient Verilog Digital Coding
上傳時間: 2013-11-22
上傳用戶:han_zh
This document was developed under the Standard Hardware and Reliability Program (SHARP) TechnologyIndependent Representation of Electronic Products (TIREP) project. It is intended for use by VHSIC HardwareDescription Language (VHDL) design engineers and is offered as guidance for the development of VHDL modelswhich are compliant with the VHDL Data Item Description (DID DI-EGDS-80811) and which can be providedto manufacturing engineering personnel for the development of production data and the subsequent productionof hardware. Most VHDL modeling performed to date has been concentrated at either the component level orat the conceptual system level. The assembly and sub-assembly levels have been largely disregarded. Under theSHARP TIREP project, an attempt has been made to help close this gap. The TIREP models are based upon lowcomplexity Standard Electronic Modules (SEM) of the format A configuration. Although these modules are quitesimple, it is felt that the lessons learned offer guidance which can readily be applied to a wide range of assemblytypes and complexities.
上傳時間: 2014-12-23
上傳用戶:xinhaoshan2016
One of the most misunderstood constructs in the Verilog language is the nonblockingassignment. Even very experienced Verilog designers do not fully understand how nonblockingassignments are scheduled in an IEEE compliant Verilog simulator and do not understand whenand why nonblocking assignments should be used. This paper details how Verilog blocking andnonblocking assignments are scheduled, gives important coding guidelines to infer correctsynthesizable logic and details coding styles to avoid Verilog simulation race conditions
上傳時間: 2013-10-17
上傳用戶:tb_6877751
Methods for designing a maintenance simulation training system for certain kind of radio are introduced. Fault modeling method is used to establish the fault database. The system sets up some typical failures, follow the prompts trainers can locate the fault source and confirm the type to accomplish corresponding fault maintenance training. A training evaluation means is given to examining and evaluating the training performance. The system intuitively and vividly shows the fault maintenance process, it can not only be used in teaching, but also in daily maintenance training to efficiently improve the maintenance operation level. Graphical programming language LabVIEW is used to develop the system platform.
上傳時間: 2013-11-19
上傳用戶:3294322651
Abstract: This application note describes how to design boost converters using the MAX17597 peakcurrent-mode controller. Boost converters can be operated in discontinuous conduction mode (DCM) orcontinuous conduction mode (CCM). This operating mode can affect the component choices, stress levelin power devices, and controller design. Formulas for calculating component values and ratingsare alsopresented.
上傳時間: 2013-11-16
上傳用戶:zcs023047