關(guān)于Verilog中的可綜合語(yǔ)句和不可綜合語(yǔ)句的匯總介紹
標(biāo)簽: verilog
上傳時(shí)間: 2013-11-27
上傳用戶:squershop
Verilog經(jīng)典教程
上傳時(shí)間: 2013-10-31
上傳用戶:waitingfy
宇聞著Verilog數(shù)字系統(tǒng)設(shè)計(jì)教程word版
標(biāo)簽: Verilog word 數(shù)字系統(tǒng) 設(shè)計(jì)教程
上傳時(shí)間: 2013-11-03
上傳用戶:zhang_yi
宇聞著Verilog數(shù)字系統(tǒng)設(shè)計(jì)教程word版
標(biāo)簽: Verilog word 數(shù)字系統(tǒng) 設(shè)計(jì)教程
上傳時(shí)間: 2013-10-11
上傳用戶:angle
《Verilog HDL程序設(shè)計(jì)與實(shí)踐》系統(tǒng)講解了Verilog HDL的基本語(yǔ)法和高級(jí)應(yīng)用技巧,對(duì)于每個(gè)知識(shí)點(diǎn)都按照開門見山、自頂向下的方式來(lái)組織內(nèi)容,在介紹相關(guān)知識(shí)點(diǎn)之前,先告訴讀者其出現(xiàn)的背景、本質(zhì)特征以及應(yīng)用場(chǎng)景,讓讀者不僅掌握基本語(yǔ)法,還能夠獲得深層次理解。從結(jié)構(gòu)上講,《Verilog HDL程序設(shè)計(jì)與實(shí)踐》以Verilog HDL的各方面開發(fā)為主線,遵照硬件應(yīng)用系統(tǒng)開發(fā)的基本步驟和思路進(jìn)行詳細(xì)講解,并穿插介紹ISE開發(fā)工具的操作技巧與注意事項(xiàng),具備很強(qiáng)的可讀性、指導(dǎo)性和實(shí)用性。
標(biāo)簽: Verilog HDL 程序設(shè)計(jì)
上傳時(shí)間: 2013-11-21
上傳用戶:silenthink
夏宇聞Verilog經(jīng)典教程
上傳時(shí)間: 2013-10-21
上傳用戶:zhangyi99104144
This Application Note covers the basics of how to use Verilog as applied to ComplexProgrammable Logic Devices. Various combinational logic circuit examples, such asmultiplexers, decoders, encoders, comparators and adders are provided. Synchronous logiccircuit examples, such as counters and state machines are also provided.
標(biāo)簽: Verilog XAPP CPLD 143
上傳時(shí)間: 2013-11-11
上傳用戶:y13567890
In this paper, we discuss efficient coding and design styles using verilog. This can beimmensely helpful for any digital designer initiating designs. Here, we address different problems rangingfrom RTL-Gate Level simulation mismatch to race conditions in writing behavioral models. All theseproblems are accompanied by an example to have a better idea, and these can be taken care off if thesecoding guidelines are followed. Discussion of all the techniques is beyond the scope of this paper, however,here we try to cover a few of them.
標(biāo)簽: Efficient Verilog Digital Coding
上傳時(shí)間: 2013-11-23
上傳用戶:我干你啊
本文簡(jiǎn)單討論并總結(jié)了VHDL、Verilog,System verilog 這三中語(yǔ)言的各自特點(diǎn)和區(qū)別As the number of enhancements to variousHardware Description Languages (HDLs) hasincreased over the past year, so too has the complexityof determining which language is best fora particular design. Many designers and organizationsare contemplating whether they shouldswitch from one HDL to another.
標(biāo)簽: Verilog verilog System VHDL
上傳時(shí)間: 2014-03-03
上傳用戶:zhtzht
本文利用Verilog HDL 語(yǔ)言自頂向下的設(shè)計(jì)方法設(shè)計(jì)多功能數(shù)字鐘,突出了其作為硬件描述語(yǔ)言的良好的可讀性、可移植性和易理解等優(yōu)點(diǎn),并通過Altera QuartusⅡ 4.1 和ModelSim SE 6.0 完成綜合、仿真。此程序通過下載到FPGA 芯片后,可應(yīng)用于實(shí)際的數(shù)字鐘顯示中。 關(guān)鍵詞:Verilog HDL;硬件描述語(yǔ)言;FPGA Abstract: In this paper, the process of designing multifunctional digital clock by the Verilog HDL top-down design method is presented, which has shown the readability, portability and easily understanding of Verilog HDL as a hard description language. Circuit synthesis and simulation are performed by Altera QuartusⅡ 4.1 and ModelSim SE 6.0. The program can be used in the truly digital clock display by downloading to the FPGA chip. Keywords: Verilog HDL;hardware description language;FPGA
標(biāo)簽: Verilog HDL 多功能 數(shù)字
上傳時(shí)間: 2013-11-10
上傳用戶:hz07104032
蟲蟲下載站版權(quán)所有 京ICP備2021023401號(hào)-1