亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

SCILAB-EMB

  • 基于scilab軟件的gmsk信號的調制

    基于scilab軟件的gmsk信號的調制

    標簽: scilab gmsk 軟件 信號

    上傳時間: 2013-12-04

    上傳用戶:lanhuaying

  • 使用Scilab編寫的粒子群算法

    使用Scilab編寫的粒子群算法,例子比較簡單,無混沌搜索

    標簽: Scilab 編寫 粒子群算法

    上傳時間: 2017-06-15

    上傳用戶:lnnn30

  • 基于Scilab的粒子群算法代碼

    基于Scilab的粒子群算法代碼,Scilab是一個功能和matlab差不多的開源軟件

    標簽: Scilab 粒子群算法 代碼

    上傳時間: 2017-09-14

    上傳用戶:小寶愛考拉

  • 科學計算自由軟件SCILAB基礎教程

    科學計算自由軟件SCILAB基礎教程,使用講解

    標簽: SCILAB 計算 自由軟件 基礎教程

    上傳時間: 2021-10-10

    上傳用戶:lanxin_eeworm

  • Xilinx UltraScale:新一代架構滿足您的新一代架構需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標簽: UltraScale Xilinx 架構

    上傳時間: 2013-11-13

    上傳用戶:瓦力瓦力hong

  • Xilinx UltraScale:新一代架構滿足您的新一代架構需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標簽: UltraScale Xilinx 架構

    上傳時間: 2013-11-21

    上傳用戶:wxqman

  • 小波分解源代碼

    小波分解源代碼,基于Scilab!Scilab是一個OpenSource的類似matlab的工具,通過該源代碼可以為開發小波分析提供參考!

    標簽: 小波分解 源代碼

    上傳時間: 2015-09-25

    上傳用戶:王小奇

  • RTOS-嵌入式系統微內核概念和實現 Realtime Operating Systems Concepts and Implementation of Microkernels for Emb

    RTOS-嵌入式系統微內核概念和實現 Realtime Operating Systems Concepts and Implementation of Microkernels for Embedded Systems Dr. Jürgen Sauermann, Melanie Thelen

    標簽: Implementation Microkernels Operating Concepts

    上傳時間: 2014-01-03

    上傳用戶:zgu489

  • BP人工神經網絡算法

    BP人工神經網絡算法,用java代碼實現,用scilab圖像顯示,案例是港口吞吐量的預測

    標簽: 人工神經 網絡算法

    上傳時間: 2016-10-28

    上傳用戶:思琦琦

  • Graphic Library for screen pg12864 handled by lpc21xx controller. Project was developed with IAR emb

    Graphic Library for screen pg12864 handled by lpc21xx controller. Project was developed with IAR embedded workbench.

    標簽: controller developed Graphic Library

    上傳時間: 2017-04-23

    上傳用戶:duoshen1989

主站蜘蛛池模板: 登封市| 邹城市| 南澳县| 青川县| 郯城县| 库尔勒市| 中牟县| 潼南县| 莱西市| 耒阳市| 德州市| 石嘴山市| 荔波县| 金门县| 西充县| 应城市| 家居| 茌平县| 新化县| 琼海市| 历史| 会宁县| 常熟市| 岳阳县| 漳浦县| 于都县| 寿阳县| 霍城县| 阳原县| 富川| 昭觉县| 九江市| 皮山县| 枝江市| 寿宁县| 青海省| 朝阳县| 焦作市| 天全县| 碌曲县| 黑水县|