走線策略
標(biāo)簽: PCB_layout 走線策略
上傳時(shí)間: 2013-11-15
上傳用戶:WMC_geophy
走線策略
標(biāo)簽: PCB_layout 走線策略
上傳時(shí)間: 2013-11-07
上傳用戶:spman
pcb布線的走線策略。對(duì)直角走線,差分走線以及蛇形走線做了一些說明。供參考
上傳時(shí)間: 2017-07-31
上傳用戶:黑漆漆
主版上有很多PCI的介面可以利用,他的LAYOUT有一些注意事項(xiàng)及必須處理走線的特性阻抗才可以讓系統(tǒng)穩(wěn)定。
上傳時(shí)間: 2013-06-14
上傳用戶:夢(mèng)雨軒膂
現(xiàn)代的電子設(shè)計(jì)和芯片制造技術(shù)正在飛速發(fā)展,電子產(chǎn)品的復(fù)雜度、時(shí)鐘和總線頻率等等都呈快速上升趨勢(shì),但系統(tǒng)的電壓卻不斷在減小,所有的這一切加上產(chǎn)品投放市場(chǎng)的時(shí)間要求給設(shè)計(jì)師帶來了前所未有的巨大壓力。要想保證產(chǎn)品的一次性成功就必須能預(yù)見設(shè)計(jì)中可能出現(xiàn)的各種問題,并及時(shí)給出合理的解決方案,對(duì)于高速的數(shù)字電路來說,最令人頭大的莫過于如何確保瞬時(shí)跳變的數(shù)字信號(hào)通過較長的一段傳輸線,還能完整地被接收,并保證良好的電磁兼容性,這就是目前頗受關(guān)注的信號(hào)完整性(SI)問題。本章就是圍繞信號(hào)完整性的問題,讓大家對(duì)高速電路有個(gè)基本的認(rèn)識(shí),并介紹一些相關(guān)的基本概念。 第一章 高速數(shù)字電路概述.....................................................................................51.1 何為高速電路...............................................................................................51.2 高速帶來的問題及設(shè)計(jì)流程剖析...............................................................61.3 相關(guān)的一些基本概念...................................................................................8第二章 傳輸線理論...............................................................................................122.1 分布式系統(tǒng)和集總電路.............................................................................122.2 傳輸線的RLCG 模型和電報(bào)方程...............................................................132.3 傳輸線的特征阻抗.....................................................................................142.3.1 特性阻抗的本質(zhì).................................................................................142.3.2 特征阻抗相關(guān)計(jì)算.............................................................................152.3.3 特性阻抗對(duì)信號(hào)完整性的影響.........................................................172.4 傳輸線電報(bào)方程及推導(dǎo).............................................................................182.5 趨膚效應(yīng)和集束效應(yīng).................................................................................232.6 信號(hào)的反射.................................................................................................252.6.1 反射機(jī)理和電報(bào)方程.........................................................................252.6.2 反射導(dǎo)致信號(hào)的失真問題.................................................................302.6.2.1 過沖和下沖.....................................................................................302.6.2.2 振蕩:.............................................................................................312.6.3 反射的抑制和匹配.............................................................................342.6.3.1 串行匹配.........................................................................................352.6.3.1 并行匹配.........................................................................................362.6.3.3 差分線的匹配.................................................................................392.6.3.4 多負(fù)載的匹配.................................................................................41第三章 串?dāng)_的分析...............................................................................................423.1 串?dāng)_的基本概念.........................................................................................423.2 前向串?dāng)_和后向串?dāng)_.................................................................................433.3 后向串?dāng)_的反射.........................................................................................463.4 后向串?dāng)_的飽和.........................................................................................463.5 共模和差模電流對(duì)串?dāng)_的影響.................................................................483.6 連接器的串?dāng)_問題.....................................................................................513.7 串?dāng)_的具體計(jì)算.........................................................................................543.8 避免串?dāng)_的措施.........................................................................................57第四章 EMI 抑制....................................................................................................604.1 EMI/EMC 的基本概念..................................................................................604.2 EMI 的產(chǎn)生..................................................................................................614.2.1 電壓瞬變.............................................................................................614.2.2 信號(hào)的回流.........................................................................................624.2.3 共模和差摸EMI ..................................................................................634.3 EMI 的控制..................................................................................................654.3.1 屏蔽.....................................................................................................654.3.1.1 電場(chǎng)屏蔽.........................................................................................654.3.1.2 磁場(chǎng)屏蔽.........................................................................................674.3.1.3 電磁場(chǎng)屏蔽.....................................................................................674.3.1.4 電磁屏蔽體和屏蔽效率.................................................................684.3.2 濾波.....................................................................................................714.3.2.1 去耦電容.........................................................................................714.3.2.3 磁性元件.........................................................................................734.3.3 接地.....................................................................................................744.4 PCB 設(shè)計(jì)中的EMI.......................................................................................754.4.1 傳輸線RLC 參數(shù)和EMI ........................................................................764.4.2 疊層設(shè)計(jì)抑制EMI ..............................................................................774.4.3 電容和接地過孔對(duì)回流的作用.........................................................784.4.4 布局和走線規(guī)則.................................................................................79第五章 電源完整性理論基礎(chǔ)...............................................................................825.1 電源噪聲的起因及危害.............................................................................825.2 電源阻抗設(shè)計(jì).............................................................................................855.3 同步開關(guān)噪聲分析.....................................................................................875.3.1 芯片內(nèi)部開關(guān)噪聲.............................................................................885.3.2 芯片外部開關(guān)噪聲.............................................................................895.3.3 等效電感衡量SSN ..............................................................................905.4 旁路電容的特性和應(yīng)用.............................................................................925.4.1 電容的頻率特性.................................................................................935.4.3 電容的介質(zhì)和封裝影響.....................................................................955.4.3 電容并聯(lián)特性及反諧振.....................................................................955.4.4 如何選擇電容.....................................................................................975.4.5 電容的擺放及Layout ........................................................................99第六章 系統(tǒng)時(shí)序.................................................................................................1006.1 普通時(shí)序系統(tǒng)...........................................................................................1006.1.1 時(shí)序參數(shù)的確定...............................................................................1016.1.2 時(shí)序約束條件...................................................................................1066.2 源同步時(shí)序系統(tǒng).......................................................................................1086.2.1 源同步系統(tǒng)的基本結(jié)構(gòu)...................................................................1096.2.2 源同步時(shí)序要求...............................................................................110第七章 IBIS 模型................................................................................................1137.1 IBIS 模型的由來...................................................................................... 1137.2 IBIS 與SPICE 的比較.............................................................................. 1137.3 IBIS 模型的構(gòu)成...................................................................................... 1157.4 建立IBIS 模型......................................................................................... 1187.4 使用IBIS 模型......................................................................................... 1197.5 IBIS 相關(guān)工具及鏈接..............................................................................120第八章 高速設(shè)計(jì)理論在實(shí)際中的運(yùn)用.............................................................1228.1 疊層設(shè)計(jì)方案...........................................................................................1228.2 過孔對(duì)信號(hào)傳輸?shù)挠绊?..........................................................................1278.3 一般布局規(guī)則...........................................................................................1298.4 接地技術(shù)...................................................................................................1308.5 PCB 走線策略............................................................................................134
標(biāo)簽: 信號(hào)完整性
上傳時(shí)間: 2014-05-15
上傳用戶:dudu1210004
PCB LAYOUT 術(shù)語解釋(TERMS)1. COMPONENT SIDE(零件面、正面)︰大多數(shù)零件放置之面。2. SOLDER SIDE(焊錫面、反面)。3. SOLDER MASK(止焊膜面)︰通常指Solder Mask Open 之意。4. TOP PAD︰在零件面上所設(shè)計(jì)之零件腳PAD,不管是否鑽孔、電鍍。5. BOTTOM PAD:在銲錫面上所設(shè)計(jì)之零件腳PAD,不管是否鑽孔、電鍍。6. POSITIVE LAYER:單、雙層板之各層線路;多層板之上、下兩層線路及內(nèi)層走線皆屬之。7. NEGATIVE LAYER:通常指多層板之電源層。8. INNER PAD:多層板之POSITIVE LAYER 內(nèi)層PAD。9. ANTI-PAD:多層板之NEGATIVE LAYER 上所使用之絕緣範(fàn)圍,不與零件腳相接。10. THERMAL PAD:多層板內(nèi)NEGATIVE LAYER 上必須零件腳時(shí)所使用之PAD,一般稱為散熱孔或?qū)住?1. PAD (銲墊):除了SMD PAD 外,其他PAD 之TOP PAD、BOTTOM PAD 及INNER PAD 之形狀大小皆應(yīng)相同。12. Moat : 不同信號(hào)的 Power& GND plane 之間的分隔線13. Grid : 佈線時(shí)的走線格點(diǎn)2. Test Point : ATE 測(cè)試點(diǎn)供工廠ICT 測(cè)試治具使用ICT 測(cè)試點(diǎn) LAYOUT 注意事項(xiàng):PCB 的每條TRACE 都要有一個(gè)作為測(cè)試用之TEST PAD(測(cè)試點(diǎn)),其原則如下:1. 一般測(cè)試點(diǎn)大小均為30-35mil,元件分布較密時(shí),測(cè)試點(diǎn)最小可至30mil.測(cè)試點(diǎn)與元件PAD 的距離最小為40mil。2. 測(cè)試點(diǎn)與測(cè)試點(diǎn)間的間距最小為50-75mil,一般使用75mil。密度高時(shí)可使用50mil,3. 測(cè)試點(diǎn)必須均勻分佈於PCB 上,避免測(cè)試時(shí)造成板面受力不均。4. 多層板必須透過貫穿孔(VIA)將測(cè)試點(diǎn)留於錫爐著錫面上(Solder Side)。5. 測(cè)試點(diǎn)必需放至於Bottom Layer6. 輸出test point report(.asc 檔案powerpcb v3.5)供廠商分析可測(cè)率7. 測(cè)試點(diǎn)設(shè)置處:Setuppadsstacks
標(biāo)簽: layout design pcb 硬件工程師
上傳時(shí)間: 2013-10-22
上傳用戶:pei5
現(xiàn)代的電子設(shè)計(jì)和芯片制造技術(shù)正在飛速發(fā)展,電子產(chǎn)品的復(fù)雜度、時(shí)鐘和總線頻率等等都呈快速上升趨勢(shì),但系統(tǒng)的電壓卻不斷在減小,所有的這一切加上產(chǎn)品投放市場(chǎng)的時(shí)間要求給設(shè)計(jì)師帶來了前所未有的巨大壓力。要想保證產(chǎn)品的一次性成功就必須能預(yù)見設(shè)計(jì)中可能出現(xiàn)的各種問題,并及時(shí)給出合理的解決方案,對(duì)于高速的數(shù)字電路來說,最令人頭大的莫過于如何確保瞬時(shí)跳變的數(shù)字信號(hào)通過較長的一段傳輸線,還能完整地被接收,并保證良好的電磁兼容性,這就是目前頗受關(guān)注的信號(hào)完整性(SI)問題。本章就是圍繞信號(hào)完整性的問題,讓大家對(duì)高速電路有個(gè)基本的認(rèn)識(shí),并介紹一些相關(guān)的基本概念。 第一章 高速數(shù)字電路概述.....................................................................................51.1 何為高速電路...............................................................................................51.2 高速帶來的問題及設(shè)計(jì)流程剖析...............................................................61.3 相關(guān)的一些基本概念...................................................................................8第二章 傳輸線理論...............................................................................................122.1 分布式系統(tǒng)和集總電路.............................................................................122.2 傳輸線的RLCG 模型和電報(bào)方程...............................................................132.3 傳輸線的特征阻抗.....................................................................................142.3.1 特性阻抗的本質(zhì).................................................................................142.3.2 特征阻抗相關(guān)計(jì)算.............................................................................152.3.3 特性阻抗對(duì)信號(hào)完整性的影響.........................................................172.4 傳輸線電報(bào)方程及推導(dǎo).............................................................................182.5 趨膚效應(yīng)和集束效應(yīng).................................................................................232.6 信號(hào)的反射.................................................................................................252.6.1 反射機(jī)理和電報(bào)方程.........................................................................252.6.2 反射導(dǎo)致信號(hào)的失真問題.................................................................302.6.2.1 過沖和下沖.....................................................................................302.6.2.2 振蕩:.............................................................................................312.6.3 反射的抑制和匹配.............................................................................342.6.3.1 串行匹配.........................................................................................352.6.3.1 并行匹配.........................................................................................362.6.3.3 差分線的匹配.................................................................................392.6.3.4 多負(fù)載的匹配.................................................................................41第三章 串?dāng)_的分析...............................................................................................423.1 串?dāng)_的基本概念.........................................................................................423.2 前向串?dāng)_和后向串?dāng)_.................................................................................433.3 后向串?dāng)_的反射.........................................................................................463.4 后向串?dāng)_的飽和.........................................................................................463.5 共模和差模電流對(duì)串?dāng)_的影響.................................................................483.6 連接器的串?dāng)_問題.....................................................................................513.7 串?dāng)_的具體計(jì)算.........................................................................................543.8 避免串?dāng)_的措施.........................................................................................57第四章 EMI 抑制....................................................................................................604.1 EMI/EMC 的基本概念..................................................................................604.2 EMI 的產(chǎn)生..................................................................................................614.2.1 電壓瞬變.............................................................................................614.2.2 信號(hào)的回流.........................................................................................624.2.3 共模和差摸EMI ..................................................................................634.3 EMI 的控制..................................................................................................654.3.1 屏蔽.....................................................................................................654.3.1.1 電場(chǎng)屏蔽.........................................................................................654.3.1.2 磁場(chǎng)屏蔽.........................................................................................674.3.1.3 電磁場(chǎng)屏蔽.....................................................................................674.3.1.4 電磁屏蔽體和屏蔽效率.................................................................684.3.2 濾波.....................................................................................................714.3.2.1 去耦電容.........................................................................................714.3.2.3 磁性元件.........................................................................................734.3.3 接地.....................................................................................................744.4 PCB 設(shè)計(jì)中的EMI.......................................................................................754.4.1 傳輸線RLC 參數(shù)和EMI ........................................................................764.4.2 疊層設(shè)計(jì)抑制EMI ..............................................................................774.4.3 電容和接地過孔對(duì)回流的作用.........................................................784.4.4 布局和走線規(guī)則.................................................................................79第五章 電源完整性理論基礎(chǔ)...............................................................................825.1 電源噪聲的起因及危害.............................................................................825.2 電源阻抗設(shè)計(jì).............................................................................................855.3 同步開關(guān)噪聲分析.....................................................................................875.3.1 芯片內(nèi)部開關(guān)噪聲.............................................................................885.3.2 芯片外部開關(guān)噪聲.............................................................................895.3.3 等效電感衡量SSN ..............................................................................905.4 旁路電容的特性和應(yīng)用.............................................................................925.4.1 電容的頻率特性.................................................................................935.4.3 電容的介質(zhì)和封裝影響.....................................................................955.4.3 電容并聯(lián)特性及反諧振.....................................................................955.4.4 如何選擇電容.....................................................................................975.4.5 電容的擺放及Layout ........................................................................99第六章 系統(tǒng)時(shí)序.................................................................................................1006.1 普通時(shí)序系統(tǒng)...........................................................................................1006.1.1 時(shí)序參數(shù)的確定...............................................................................1016.1.2 時(shí)序約束條件...................................................................................1066.2 源同步時(shí)序系統(tǒng).......................................................................................1086.2.1 源同步系統(tǒng)的基本結(jié)構(gòu)...................................................................1096.2.2 源同步時(shí)序要求...............................................................................110第七章 IBIS 模型................................................................................................1137.1 IBIS 模型的由來...................................................................................... 1137.2 IBIS 與SPICE 的比較.............................................................................. 1137.3 IBIS 模型的構(gòu)成...................................................................................... 1157.4 建立IBIS 模型......................................................................................... 1187.4 使用IBIS 模型......................................................................................... 1197.5 IBIS 相關(guān)工具及鏈接..............................................................................120第八章 高速設(shè)計(jì)理論在實(shí)際中的運(yùn)用.............................................................1228.1 疊層設(shè)計(jì)方案...........................................................................................1228.2 過孔對(duì)信號(hào)傳輸?shù)挠绊?..........................................................................1278.3 一般布局規(guī)則...........................................................................................1298.4 接地技術(shù)...................................................................................................1308.5 PCB 走線策略............................................................................................134
標(biāo)簽: 信號(hào)完整性
上傳時(shí)間: 2013-11-01
上傳用戶:xitai
PCB LAYOUT 術(shù)語解釋(TERMS)1. COMPONENT SIDE(零件面、正面)︰大多數(shù)零件放置之面。2. SOLDER SIDE(焊錫面、反面)。3. SOLDER MASK(止焊膜面)︰通常指Solder Mask Open 之意。4. TOP PAD︰在零件面上所設(shè)計(jì)之零件腳PAD,不管是否鑽孔、電鍍。5. BOTTOM PAD:在銲錫面上所設(shè)計(jì)之零件腳PAD,不管是否鑽孔、電鍍。6. POSITIVE LAYER:單、雙層板之各層線路;多層板之上、下兩層線路及內(nèi)層走線皆屬之。7. NEGATIVE LAYER:通常指多層板之電源層。8. INNER PAD:多層板之POSITIVE LAYER 內(nèi)層PAD。9. ANTI-PAD:多層板之NEGATIVE LAYER 上所使用之絕緣範(fàn)圍,不與零件腳相接。10. THERMAL PAD:多層板內(nèi)NEGATIVE LAYER 上必須零件腳時(shí)所使用之PAD,一般稱為散熱孔或?qū)住?1. PAD (銲墊):除了SMD PAD 外,其他PAD 之TOP PAD、BOTTOM PAD 及INNER PAD 之形狀大小皆應(yīng)相同。12. Moat : 不同信號(hào)的 Power& GND plane 之間的分隔線13. Grid : 佈線時(shí)的走線格點(diǎn)2. Test Point : ATE 測(cè)試點(diǎn)供工廠ICT 測(cè)試治具使用ICT 測(cè)試點(diǎn) LAYOUT 注意事項(xiàng):PCB 的每條TRACE 都要有一個(gè)作為測(cè)試用之TEST PAD(測(cè)試點(diǎn)),其原則如下:1. 一般測(cè)試點(diǎn)大小均為30-35mil,元件分布較密時(shí),測(cè)試點(diǎn)最小可至30mil.測(cè)試點(diǎn)與元件PAD 的距離最小為40mil。2. 測(cè)試點(diǎn)與測(cè)試點(diǎn)間的間距最小為50-75mil,一般使用75mil。密度高時(shí)可使用50mil,3. 測(cè)試點(diǎn)必須均勻分佈於PCB 上,避免測(cè)試時(shí)造成板面受力不均。4. 多層板必須透過貫穿孔(VIA)將測(cè)試點(diǎn)留於錫爐著錫面上(Solder Side)。5. 測(cè)試點(diǎn)必需放至於Bottom Layer6. 輸出test point report(.asc 檔案powerpcb v3.5)供廠商分析可測(cè)率7. 測(cè)試點(diǎn)設(shè)置處:Setuppadsstacks
標(biāo)簽: layout design pcb 硬件工程師
上傳時(shí)間: 2013-11-17
上傳用戶:cjf0304
針對(duì)實(shí)際布線中可能遇到的一些情況,分析其合理性,并給出一些比較優(yōu)化的走線策略。主要從直角走線,差分走線,蛇形線等三個(gè)方面來闡述
標(biāo)簽: 布線
上傳時(shí)間: 2016-05-04
上傳用戶:qoovoop
VIP專區(qū)-PCB源碼精選合集系列(6)資源包含以下內(nèi)容:1. AD10中關(guān)于插件的安裝方法【修改版】.2. Protel使用中的60經(jīng)典問題及解答.3. 使用Altium_Designer進(jìn)行高性能PCB設(shè)計(jì).4. PADS Layout一鍵出Gerber教程[EDA365].5. 臺(tái)灣硬件工程師15年layout資料.6. PCB Layout圖文教程終結(jié)版.7. 最新Altium Designer13視頻教程內(nèi)容.8. protel99se漢化菜單帶英文完整版.9. PADS-2007高速電路板設(shè)計(jì).10. CC2530核心板PCB.11. PCB布線出錯(cuò)大全.12. PCB設(shè)計(jì)相關(guān)經(jīng)驗(yàn)分享及PCB新手在PCB設(shè)計(jì)中應(yīng)該注意的問題.13. 射頻與數(shù)模混合類高速PCB設(shè)計(jì) 講義.14. PADS建立元件庫基礎(chǔ)教程.15. Altium_Designer_PCB設(shè)計(jì)高級(jí)手冊(cè).16. Altium_Designer原理圖和PCB設(shè)計(jì)講義.17. 超強(qiáng)PCB布線設(shè)計(jì)經(jīng)驗(yàn)談附原理圖.18. 高速PCB設(shè)計(jì)指南之三.19. Cadence_SPB16.2中文教程.20. 高速PCB設(shè)計(jì)指南之二.21. 電解電容(插件)封裝規(guī)格_胡齊玉編.22. 高速PCB設(shè)計(jì)指南之一.23. 高速PCB設(shè)計(jì)指南之八.24. 電子制作手工焊接技術(shù).25. 高速PCB設(shè)計(jì)指南之七.26. PCB_layout中的走線策略.27. 高速PCB設(shè)計(jì)指南之六.28. PCB中的飛線不顯示的解決方法.29. 高速PCB設(shè)計(jì)指南之五.30. pcb制作阻抗設(shè)計(jì)原則.31. 高速PCB設(shè)計(jì)指南之四.32. PCB布線原則.33. 小豆——project Library--AD10集成庫.34. SMT焊盤設(shè)計(jì)規(guī)范.35. PCB線路板抄板方法及步驟.36. DXP2004電氣檢測(cè)中英對(duì)照表.37. protel99與win7兼容問題的解決方案.38. Altium Designer 官方資料.39. AllegroSPB16-3速成教材.40. TI-公司msp430開發(fā)板原理圖.
標(biāo)簽: 模具設(shè)計(jì) 動(dòng)畫
上傳時(shí)間: 2013-07-09
上傳用戶:eeworm
蟲蟲下載站版權(quán)所有 京ICP備2021023401號(hào)-1