在綜合分析諧波勵磁無刷同步發電機勵磁控制系統的基礎上,對其勵磁控制策略進行了研究,開發了一套基于DSP( TMS320F2812) 控制的新型柴油發電機勵磁控制系統,該系統采用參數自適應模糊PID 控制勵磁,選用交流采樣方式實時檢測各信號的瞬時特性,系統仿真結果以及在1 臺25 kW 工頻柴油發電機上的試驗結果證明了該控制器具有較好的電壓調節特性,系統穩態和暫態性能完全滿足發電機對勵磁系統的要求。關鍵詞:勵磁調節;模糊PID 控制;數字信號處理器;交流采樣 Abstract :According to the general analysis of the excitation cont rol system of the harmonious wave excitation brushless synchronous generator and it s characteristics ,a new type of diesel generator excitation cont rol system based on DSP( TMS320F2812) was designed. An adaptive fuzzy PID cont rol of excitation is used in this system. To detect the t ransient characteristics of the signals in a timely manner ,AC sampling was applied.The system simulation result s and the testing result s f rom a 25 kW diesel generator (50 Hz) can prove that the voltage regulation characteristics of the excitation cont rol system are very well ,and both the steadyOstate performance and the t ransient performance of the generator are also good.Key words :excitation cont rol ;fuzzy PID cont rol ;digital signal processor (DSP) ;AC sampling
上傳時間: 2013-10-29
上傳用戶:fxf126@126.com
為提高聚光光伏發電的太陽能利用率,提出了一種環形軌道式光伏發電雙軸跟蹤系統的設計方案。系統采用DSP控制伺服電機的方法,利用空間電壓矢量脈寬調制(SVPWM)技術,形成了閉環的位置伺服控制。通過MATLAB/SIMULINK進行了速度環仿真,結果表明該系統運行穩定,具有較好的靜態和動態特性。
上傳時間: 2013-10-10
上傳用戶:Vici
中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications. The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation. Some of the UltraScale architecture breakthroughs include: • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50% • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets • Greatly enhanced DSP and packet handling The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.
標簽: UltraScale Xilinx 架構
上傳時間: 2013-11-13
上傳用戶:瓦力瓦力hong
3D光立方
上傳時間: 2013-11-20
上傳用戶:zhulei420
結合坐標采集和處理在新型激光光幕靶中的應用,針對傳統激光光幕靶處理器I/O緊缺、處理速度慢、存在錯報、漏報,無法測試子彈連發坐標等問題,提出了一種以FPGA為核心的坐標采集和處理系統的設計方法。設計中采用了自頂向下的設計方法,將該系統依據邏輯功能劃分為3個模塊,并在ISE 14.1和Modelsim中進行設計、編譯、仿真,最后的仿真結果表明該系統能夠很好地采集到子彈的坐標。
上傳時間: 2013-12-19
上傳用戶:haoxiyizhong
系統結構如 圖 1所示 , 從 系統 結 構圖可 以看 出 , 系統主要包括視頻信 號輸入模塊 , 視頻信號處 理模 塊和視頻信號輸出模塊等 3個部分組成。各個模塊主要功能為: 視頻輸入模塊 將 采 集 的 多路 視 頻 信 號 轉 換成 數 字 信 號 送 到F P GA; 視頻處理模塊主要有F P GA 完成 ,根據 需要 對輸入 的數字視頻信號進行處理 ; 視頻輸 出模塊將 F P GA處理后的信號轉換成模擬信號輸出到顯示器。
上傳時間: 2013-11-11
上傳用戶:shawvi
This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board
上傳時間: 2013-11-14
上傳用戶:fdmpy
為了研制一種鎖定時間短、相位噪聲低、雜散抑制度高的頻率合成技術,采用了直接數字式頻率合成器(DDS)驅動鎖相環(PLL)的結構。該頻率合成器綜合了DDS頻率轉換速度快、頻率分辨率高和PLL輸出頻帶寬、輸出雜散低的優點。基于該結構研制實現了輸出頻率范圍為700~800 MHz的寬帶頻率合成器,實驗結果表明該頻率合成器掃描模式Δf=1 MHz鎖定時間不超過20 μs,跳頻模式Δf=50 MHz的定時間不超過30 μs,近端雜散抑制度優于-50 dBc。
上傳時間: 2014-12-28
上傳用戶:assef
三網合一光傳輸系統-KDX方案
上傳時間: 2013-11-21
上傳用戶:腳趾頭
基于白光LED的室內可見光通信系統研究
上傳時間: 2013-10-26
上傳用戶:拔絲土豆