Building a RISC System in an FPGA
標(biāo)簽: Building System RISC FPGA
上傳時間: 2013-09-04
上傳用戶:朗朗乾坤
gerber-to-protel is a pdf file ,which is used for convert bmp to pcb.
標(biāo)簽: gerber-to-protel file is
上傳時間: 2013-09-18
上傳用戶:liuxinyu2016
protel_lib-PIC16 is a protel lib file.
標(biāo)簽: protel_lib-PIC protel file lib
上傳時間: 2013-09-18
上傳用戶:hn891122
Many CAD users dismiss schematic capture as a necessary evil in the process of creating\r\nPCB layout but we have always disputed this point of view. With PCB layout now offering\r\nautomation of both component placement and track routing, getting the des
標(biāo)簽: schematic necessary creating dismiss
上傳時間: 2013-09-25
上傳用戶:baiom
常用D/A轉(zhuǎn)換器和A/D轉(zhuǎn)換器介紹 下面我們介紹一下其它常用D/A轉(zhuǎn)換器和 A/D 轉(zhuǎn)換器,便于同學(xué)們設(shè)計時使用。 1. DAC0808 圖 1 所示為權(quán)電流型 D/A 轉(zhuǎn)換器 DAC0808 的電路結(jié)構(gòu)框圖。用 DAC0808 這類器件構(gòu) 成的 D/A轉(zhuǎn)換器,需要外接運算放大器和產(chǎn)生基準(zhǔn)電流用的電阻。DAC0808 構(gòu)成的典型應(yīng)用電路如圖2 所示。
標(biāo)簽: 轉(zhuǎn)換器
上傳時間: 2014-12-23
上傳用戶:zhenyushaw
isoad系列產(chǎn)品實現(xiàn)傳感器和主機(jī)之間的信號安全隔離和高精度數(shù)字采集與傳輸,廣泛應(yīng)用于rs-232/485總線工業(yè)自動化控制系統(tǒng),4-20ma / 0-10v信號測量、監(jiān)視和控制,小信號的測量以及工業(yè)現(xiàn)場信號隔離及長線傳輸?shù)冗h(yuǎn)程監(jiān)控場合。通過軟件的配置,可接入多種傳感器類型,包括電流輸出型、電壓輸出型、以及熱電偶等等。 產(chǎn)品內(nèi)部包括電源隔離,信號隔離、線性化,a/d轉(zhuǎn)換和rs-485串行通信等模塊。每個串口最多可接256只iso ad系列模塊,通訊方式采用ascii 碼字符通訊協(xié)議或modbus rtu通訊協(xié)議,其指令集兼容于adam模塊,波特率可由用戶設(shè)置,能與其他廠家的控制模塊掛在同一rs-485總線上,便于主機(jī)編程。 isoad系列產(chǎn)品是基于單片機(jī)的智能監(jiān)測和控制系統(tǒng),所有用戶設(shè)定的校準(zhǔn)值,地址,波特率,數(shù)據(jù)格式,校驗和狀態(tài)等配置信息都儲存在非易失性存儲器eeprom里。 isoad系列產(chǎn)品按工業(yè)標(biāo)準(zhǔn)設(shè)計、制造,信號輸入 / 輸出之間隔離,可承受3000vdc隔離電壓,抗干擾能力強(qiáng),可靠性高。工作溫度范圍- 45℃~+80℃。
標(biāo)簽: 20 mA D轉(zhuǎn)換 模擬信號
上傳時間: 2013-11-23
上傳用戶:comer1123
本次在線座談主要介紹TI的高精度Delta-Sigma A/D轉(zhuǎn)換器的原理及其應(yīng)用,Delta-Sigma A/D轉(zhuǎn)換器在稱重儀器中,大量采用比例測量方法。
標(biāo)簽: Delta-Sigma 高精度 轉(zhuǎn)換器
上傳時間: 2013-10-17
上傳用戶:zhqzal1014
Differential Nonlinearity: Ideally, any two adjacent digitalcodes correspond to output analog voltages that are exactlyone LSB apart. Differential non-linearity is a measure of theworst case deviation from the ideal 1 LSB step. For example,a DAC with a 1.5 LSB output change for a 1 LSB digital codechange exhibits 1⁄2 LSB differential non-linearity. Differentialnon-linearity may be expressed in fractional bits or as a percentageof full scale. A differential non-linearity greater than1 LSB will lead to a non-monotonic transfer function in aDAC.Gain Error (Full Scale Error): The difference between theoutput voltage (or current) with full scale input code and theideal voltage (or current) that should exist with a full scale inputcode.Gain Temperature Coefficient (Full Scale TemperatureCoefficient): Change in gain error divided by change in temperature.Usually expressed in parts per million per degreeCelsius (ppm/°C).Integral Nonlinearity (Linearity Error): Worst case deviationfrom the line between the endpoints (zero and full scale).Can be expressed as a percentage of full scale or in fractionof an LSB.LSB (Lease-Significant Bit): In a binary coded system thisis the bit that carries the smallest value or weight. Its value isthe full scale voltage (or current) divided by 2n, where n is theresolution of the converter.Monotonicity: A monotonic function has a slope whose signdoes not change. A monotonic DAC has an output thatchanges in the same direction (or remains constant) for eachincrease in the input code. the converse is true for decreasing codes.
標(biāo)簽: Converters Defini DAC
上傳時間: 2013-10-30
上傳用戶:stvnash
ANALOG INPUT BANDWIDTH is a measure of the frequencyat which the reconstructed output fundamental drops3 dB below its low frequency value for a full scale input. Thetest is performed with fIN equal to 100 kHz plus integer multiplesof fCLK. The input frequency at which the output is −3dB relative to the low frequency input signal is the full powerbandwidth.APERTURE JITTER is the variation in aperture delay fromsample to sample. Aperture jitter shows up as input noise.APERTURE DELAY See Sampling Delay.BOTTOM OFFSET is the difference between the input voltagethat just causes the output code to transition to the firstcode and the negative reference voltage. Bottom Offset isdefined as EOB = VZT–VRB, where VZT is the first code transitioninput voltage and VRB is the lower reference voltage.Note that this is different from the normal Zero Scale Error.CONVERSION LATENCY See PIPELINE DELAY.CONVERSION TIME is the time required for a completemeasurement by an analog-to-digital converter. Since theConversion Time does not include acquisition time, multiplexerset up time, or other elements of a complete conversioncycle, the conversion time may be less than theThroughput Time.DC COMMON-MODE ERROR is a specification which appliesto ADCs with differential inputs. It is the change in theoutput code that occurs when the analog voltages on the twoinputs are changed by an equal amount. It is usually expressed in LSBs.
標(biāo)簽: Converter Defi ADC 轉(zhuǎn)換器
上傳時間: 2013-11-12
上傳用戶:pans0ul
cv181l-a-20
標(biāo)簽: Specification_V 181 1.0 L-A
上傳時間: 2013-11-14
上傳用戶:daijun20803
蟲蟲下載站版權(quán)所有 京ICP備2021023401號-1