亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

CLOCK-calendar

  • 基于(英蓓特)STM32V100的串口程序

    This example provides a description of how  to use the USART with hardware flowcontrol and communicate with the Hyperterminal.First, the USART2 sends the TxBuffer to the hyperterminal and still waiting fora string from the hyperterminal that you must enter which must end by '\r'character (keypad ENTER button). Each byte received is retransmitted to theHyperterminal. The string that you have entered is stored in the RxBuffer array. The receivebuffer have a RxBufferSize bytes as maximum. The USART2 is configured as follow:    - BaudRate = 115200 baud      - Word Length = 8 Bits    - One Stop Bit    - No parity    - Hardware flow control enabled (RTS and CTS signals)    - Receive and transmit enabled    - USART Clock disabled    - USART CPOL: Clock is active low    - USART CPHA: Data is captured on the second edge     - USART LastBit: The clock pulse of the last data bit is not output to                      the SCLK pin

    標(biāo)簽: V100 STM 100 32V

    上傳時(shí)間: 2013-10-31

    上傳用戶:yy_cn

  • Xilinx UltraScale:新一代架構(gòu)滿足您的新一代架構(gòu)需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標(biāo)簽: UltraScale Xilinx 架構(gòu)

    上傳時(shí)間: 2013-11-21

    上傳用戶:wxqman

  • XAPP806 -決定DDR反饋時(shí)鐘的最佳DCM相移

    This application note describes how to build a system that can be used for determining theoptimal phase shift for a Double Data Rate (DDR) memory feedback clock. In this system, theDDR memory is controlled by a controller that attaches to either the OPB or PLB and is used inan embedded microprocessor application. This reference system also uses a DCM that isconfigured so that the phase of its output clock can be changed while the system is running anda GPIO core that controls that phase shift. The GPIO output is controlled by a softwareapplication that can be run on a PowerPC® 405 or Microblaze™ microprocessor.

    標(biāo)簽: XAPP 806 DDR DCM

    上傳時(shí)間: 2014-11-26

    上傳用戶:erkuizhang

  • XAPP708 -133MHz PCI-X到128MB DDR小型DIMM存儲器橋

      The Virtex-4 features, such as the programmable IDELAY and built-in FIFO support, simplifythe bridging of a high-speed, PCI-X core to large amounts of DDR-SDRAM memory. Onechallenge is meeting the PCI-X target initial latency specification. PCI-X Protocol Addendum tothe PCI Local Bus Specification Revision 2.0a ([Ref 6]) dictates that when a target signals adata transfer, "the target must do so within 16 clocks of the assertion of FRAME#." PCItermination transactions, such as Split Response/Complete, are commonly used to meet thelatency specifications. This method adds complexity to the design, as well as additional systemlatency. Another solution is to increase the ratio of the memory frequency to the PCI-X busfrequency. However, this solution increases the required power and clock resource usage.

    標(biāo)簽: PCI-X XAPP DIMM 708

    上傳時(shí)間: 2013-11-24

    上傳用戶:18707733937

  • 數(shù)字與模擬電路設(shè)計(jì)技巧

    數(shù)字與模擬電路設(shè)計(jì)技巧IC與LSI的功能大幅提升使得高壓電路與電力電路除外,幾乎所有的電路都是由半導(dǎo)體組件所構(gòu)成,雖然半導(dǎo)體組件高速、高頻化時(shí)會有EMI的困擾,不過為了充分發(fā)揮半導(dǎo)體組件應(yīng)有的性能,電路板設(shè)計(jì)與封裝技術(shù)仍具有決定性的影響。 模擬與數(shù)字技術(shù)的融合由于IC與LSI半導(dǎo)體本身的高速化,同時(shí)為了使機(jī)器達(dá)到正常動作的目的,因此技術(shù)上的跨越競爭越來越激烈。雖然構(gòu)成系統(tǒng)的電路未必有clock設(shè)計(jì),但是毫無疑問的是系統(tǒng)的可靠度是建立在電子組件的選用、封裝技術(shù)、電路設(shè)計(jì)與成本,以及如何防止噪訊的產(chǎn)生與噪訊外漏等綜合考慮。機(jī)器小型化、高速化、多功能化使得低頻/高頻、大功率信號/小功率信號、高輸出阻抗/低輸出阻抗、大電流/小電流、模擬/數(shù)字電路,經(jīng)常出現(xiàn)在同一個(gè)高封裝密度電路板,設(shè)計(jì)者身處如此的環(huán)境必需面對前所未有的設(shè)計(jì)思維挑戰(zhàn),例如高穩(wěn)定性電路與吵雜(noisy)性電路為鄰時(shí),如果未將噪訊入侵高穩(wěn)定性電路的對策視為設(shè)計(jì)重點(diǎn),事后反復(fù)的設(shè)計(jì)變更往往成為無解的夢魘。模擬電路與高速數(shù)字電路混合設(shè)計(jì)也是如此,假設(shè)微小模擬信號增幅后再將full scale 5V的模擬信號,利用10bit A/D轉(zhuǎn)換器轉(zhuǎn)換成數(shù)字信號,由于分割幅寬祇有4.9mV,因此要正確讀取該電壓level并非易事,結(jié)果造成10bit以上的A/D轉(zhuǎn)換器面臨無法順利運(yùn)作的窘境。另一典型實(shí)例是使用示波器量測某數(shù)字電路基板兩點(diǎn)相隔10cm的ground電位,理論上ground電位應(yīng)該是零,然而實(shí)際上卻可觀測到4.9mV數(shù)倍甚至數(shù)十倍的脈沖噪訊(pulse noise),如果該電位差是由模擬與數(shù)字混合電路的grand所造成的話,要測得4.9 mV的信號根本是不可能的事情,也就是說為了使模擬與數(shù)字混合電路順利動作,必需在封裝與電路設(shè)計(jì)有相對的對策,尤其是數(shù)字電路switching時(shí),ground vance noise不會入侵analogue ground的防護(hù)對策,同時(shí)還需充分檢討各電路產(chǎn)生的電流回路(route)與電流大小,依此結(jié)果排除各種可能的干擾因素。以上介紹的實(shí)例都是設(shè)計(jì)模擬與數(shù)字混合電路時(shí)經(jīng)常遇到的瓶頸,如果是設(shè)計(jì)12bit以上A/D轉(zhuǎn)換器時(shí),它的困難度會更加復(fù)雜。

    標(biāo)簽: 數(shù)字 模擬電路 設(shè)計(jì)技巧

    上傳時(shí)間: 2014-02-12

    上傳用戶:wenyuoo

  • 基于Verilog HDL設(shè)計(jì)的多功能數(shù)字鐘

    本文利用Verilog HDL 語言自頂向下的設(shè)計(jì)方法設(shè)計(jì)多功能數(shù)字鐘,突出了其作為硬件描述語言的良好的可讀性、可移植性和易理解等優(yōu)點(diǎn),并通過Altera QuartusⅡ 4.1 和ModelSim SE 6.0 完成綜合、仿真。此程序通過下載到FPGA 芯片后,可應(yīng)用于實(shí)際的數(shù)字鐘顯示中。 關(guān)鍵詞:Verilog HDL;硬件描述語言;FPGA Abstract: In this paper, the process of designing multifunctional digital clock by the Verilog HDL top-down design method is presented, which has shown the readability, portability and easily understanding of Verilog HDL as a hard description language. Circuit synthesis and simulation are performed by Altera QuartusⅡ 4.1 and ModelSim SE 6.0. The program can be used in the truly digital clock display by downloading to the FPGA chip. Keywords: Verilog HDL;hardware description language;FPGA

    標(biāo)簽: Verilog HDL 多功能 數(shù)字

    上傳時(shí)間: 2013-11-10

    上傳用戶:hz07104032

  • pcb layout規(guī)則

    LAYOUT REPORT .............. 1   目錄.................. 1     1. PCB LAYOUT 術(shù)語解釋(TERMS)......... 2     2. Test Point : ATE 測試點(diǎn)供工廠ICT 測試治具使用............ 2     3. 基準(zhǔn)點(diǎn) (光學(xué)點(diǎn)) -for SMD:........... 4     4. 標(biāo)記 (LABEL ING)......... 5     5. VIA HOLE PAD................. 5     6. PCB Layer 排列方式...... 5     7.零件佈置注意事項(xiàng) (PLACEMENT NOTES)............... 5     8. PCB LAYOUT 設(shè)計(jì)............ 6     9. Transmission Line ( 傳輸線 )..... 8     10.General Guidelines – 跨Plane.. 8     11. General Guidelines – 繞線....... 9     12. General Guidelines – Damping Resistor. 10     13. General Guidelines - RJ45 to Transformer................. 10     14. Clock Routing Guideline........... 12     15. OSC & CRYSTAL Guideline........... 12     16. CPU

    標(biāo)簽: layout pcb

    上傳時(shí)間: 2013-10-29

    上傳用戶:1234xhb

  • 8259 VHDL代碼

    a8259 可編程中斷控制 altera提供 The a8259 is designed to simplify the implementation of the interrupt interface  in 8088 and 8086  based microcomputer systems. The device is known as a programmable interrupt controller.  The a8259 receives and prioritizes up to 8 interrupts,  and in the cascade mode, this can be expanded up to  64 interrupts. An asynchronous reset and a clock input have been added to improve operation and reliability.

    標(biāo)簽: 8259 VHDL 代碼

    上傳時(shí)間: 2015-01-02

    上傳用戶:panpanpan

  • 智能照明控制器測量環(huán)境光線

    Abstract: This application note explains how to design an intelligent lighting controller that senses and measures the ambient lightlevel with an ambient light sensor (ALS). Equipped with a real-time clock (RTC), the controller also knows when to turn lighting on oroff at specified times. The system presented in this document can be used to control all luminaires that are mains-supply operated.Controller software is also provided in hex format.

    標(biāo)簽: 智能照明控制器 測量 環(huán)境光線

    上傳時(shí)間: 2013-11-18

    上傳用戶:AbuGe

  • XAPP713 -Virtex-4 RocketIO誤碼率測試器

      The data plane of the reference design consists of a configurable multi-channel XBERT modulethat generates and checks high-speed serial data transmitted and received by the MGTs. Eachchannel in the XBERT module consists of two MGTs (MGTA and MGTB), which physicallyoccupy one MGT tile in the Virtex-4 FPGA. Each MGT has its own pattern checker, but bothMGTs in a channel share the same pattern generator. Each channel can load a differentpattern. The MGT serial rate depends on the reference clock frequency and the internal PMAdivider settings. The reference design can be scaled anywhere from one channel (two MGTs)to twelve channels (twenty-four MGTs).

    標(biāo)簽: RocketIO Virtex XAPP 713

    上傳時(shí)間: 2013-12-25

    上傳用戶:jkhjkh1982

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
亚洲桃色在线一区| 狠狠色狠狠色综合日日小说| 欧美激情aⅴ一区二区三区| 国产亚洲精品综合一区91| 国产精品国产三级国产aⅴ入口| 一区二区三区蜜桃网| 日韩视频中文字幕| 亚洲国产中文字幕在线观看| 国产伦精品一区二区三区视频孕妇| 久久激情五月丁香伊人| 久久亚洲国产成人| 黄色一区三区| 欧美一区二区三区四区在线观看地址| 欧美顶级大胆免费视频| 亚洲国产精品久久久久| 久热爱精品视频线路一| 亚洲人成绝费网站色www| 欧美在线视频二区| 老司机精品视频网站| 欧美视频网址| 国产精品久久久久久久久久三级 | 在线视频成人| 国产视频综合在线| 国产三级精品在线不卡| 国产亚洲va综合人人澡精品| 国产一区二区久久久| 激情久久中文字幕| 亚洲欧洲在线一区| 日韩视频免费观看高清在线视频 | 欧美日韩免费在线视频| 欧美特黄一级| 国产午夜精品麻豆| 在线观看日韩av电影| 永久免费视频成人| 亚洲国产精品综合| 亚洲一区欧美| 久久精品亚洲乱码伦伦中文| 久久综合久久综合九色| 欧美激情一区| 欧美日韩亚洲一区二区三区| 国产精品美女黄网| 激情av一区| 亚洲美女在线看| 午夜精品福利电影| 免费在线成人| 国产精品v欧美精品v日本精品动漫 | 一区二区欧美视频| 午夜日韩视频| 欧美国产日韩一区二区在线观看| 国产精品成人一区二区网站软件 | 国产精品久久久爽爽爽麻豆色哟哟| 国产日韩欧美成人| 136国产福利精品导航网址| 一区二区三区毛片| 久久人人97超碰精品888| 国产精品国产成人国产三级| 在线国产欧美| 欧美在线你懂的| 欧美日韩国产精品一区| 精品不卡在线| 亚洲欧美久久久| 欧美精品日本| 国产在线拍偷自揄拍精品| 一区二区三区黄色| 久久久www成人免费精品| 欧美亚一区二区| 亚洲精品乱码久久久久久| 久久精品电影| 国产精品手机在线| 99精品国产福利在线观看免费| 久久福利一区| 国产免费观看久久黄| 中文欧美字幕免费| 欧美日韩国产三级| 亚洲欧洲精品一区二区精品久久久 | 欧美一区二区日韩| 欧美午夜精品久久久久久浪潮| 亚洲成人在线免费| 久久高清福利视频| 国产精品老牛| 亚洲视频网在线直播| 欧美另类久久久品| 91久久精品视频| 免费日韩成人| 亚洲国产视频一区二区| 久久久精品五月天| 国产一区二区三区高清播放| 香港久久久电影| 国产区欧美区日韩区| 亚洲欧美日韩直播| 国产精品国产馆在线真实露脸 | 免费成人av| 在线激情影院一区| 免费观看日韩av| 在线看日韩欧美| 久久一综合视频| 在线精品视频一区二区三四| 久久精品九九| 黑丝一区二区| 久久久免费精品| 极品少妇一区二区| 免费人成精品欧美精品| 亚洲精品永久免费| 欧美日韩亚洲一区二区三区在线观看| 亚洲精品一区二区三| 欧美区在线播放| 一本色道久久综合狠狠躁篇的优点| 欧美激情小视频| 中文在线不卡视频| 欧美午夜精品理论片a级大开眼界 欧美午夜精品理论片a级按摩 | 欧美经典一区二区三区| 日韩小视频在线观看| 欧美色欧美亚洲另类二区 | 国产欧美日韩在线| 久久久久国产精品一区二区| 精品1区2区3区4区| 欧美激情第1页| 亚洲综合社区| 含羞草久久爱69一区| 久久婷婷色综合| 日韩亚洲欧美高清| 国产日韩欧美在线一区| 巨乳诱惑日韩免费av| 日韩视频中文字幕| 国产日韩精品一区二区三区 | 亚洲电影免费| 欧美日韩岛国| 午夜精品久久久久久久99樱桃 | 国产精品久久国产精麻豆99网站| 亚洲欧美综合国产精品一区| 一区二区三区在线视频播放| 欧美精品一区二区久久婷婷| 亚洲专区一区二区三区| 1769国产精品| 国产精品视频不卡| 欧美激情第一页xxx| 亚洲欧美日本视频在线观看| 亚洲第一区在线| 国产精品视频一| 欧美成人tv| 欧美一区二区在线| 亚洲精品资源| 国产亚洲福利| 欧美日韩一区二区三区视频 | 一区二区三区视频在线观看| 国产精品视频九色porn| 欧美国产日韩精品免费观看| 欧美一区二区精品在线| 一本久道综合久久精品| 在线不卡视频| 国产日韩欧美在线观看| 国产精品福利片| 欧美精品一区二区三区久久久竹菊| 久久久精品午夜少妇| 亚洲免费在线视频| 一本色道久久综合亚洲精品不| 亚洲国产精品一区二区www在线| 国产一级揄自揄精品视频| 国产精品高潮呻吟视频| 欧美日韩黄色大片| 欧美精品一区二区高清在线观看| 久久天堂av综合合色| 欧美亚洲免费电影| 香蕉国产精品偷在线观看不卡| 亚洲美女黄网| 日韩午夜电影av| 亚洲日本欧美天堂| 亚洲精品黄网在线观看| 亚洲国产91| 亚洲电影下载| 亚洲电影成人| 亚洲第一黄色| 亚洲国产精品va在线看黑人动漫| 国产视频一区三区| 国产色综合久久| 国产综合精品| 激情成人综合| 影音先锋在线一区| 亚洲福利视频三区| 亚洲欧洲精品一区二区| 亚洲精品乱码视频| 夜夜狂射影院欧美极品| 中日韩美女免费视频网址在线观看 | 欧美成人小视频| 欧美成人精品在线视频| 欧美黑人多人双交| 欧美日韩国产精品一区二区亚洲| 欧美日韩天堂| 国产精品劲爆视频| 国产美女精品视频| 国产亚洲欧美一区| 在线 亚洲欧美在线综合一区| 亚洲国产精品成人va在线观看| 亚洲电影在线播放| 亚洲乱码国产乱码精品精98午夜 | 久久久久久久91| 老色鬼久久亚洲一区二区| 国产欧美综合在线| 国语自产精品视频在线看| 在线观看中文字幕亚洲|