亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

Finite-Difference

  • DAC技術(shù)用語 (D/A Converters Defini

    Differential Nonlinearity: Ideally, any two adjacent digitalcodes correspond to output analog voltages that are exactlyone LSB apart. Differential non-linearity is a measure of theworst case deviation from the ideal 1 LSB step. For example,a DAC with a 1.5 LSB output change for a 1 LSB digital codechange exhibits 1⁄2 LSB differential non-linearity. Differentialnon-linearity may be expressed in fractional bits or as a percentageof full scale. A differential non-linearity greater than1 LSB will lead to a non-monotonic transfer function in aDAC.Gain Error (Full Scale Error): The difference between theoutput voltage (or current) with full scale input code and theideal voltage (or current) that should exist with a full scale inputcode.Gain Temperature Coefficient (Full Scale TemperatureCoefficient): Change in gain error divided by change in temperature.Usually expressed in parts per million per degreeCelsius (ppm/°C).Integral Nonlinearity (Linearity Error): Worst case deviationfrom the line between the endpoints (zero and full scale).Can be expressed as a percentage of full scale or in fractionof an LSB.LSB (Lease-Significant Bit): In a binary coded system thisis the bit that carries the smallest value or weight. Its value isthe full scale voltage (or current) divided by 2n, where n is theresolution of the converter.Monotonicity: A monotonic function has a slope whose signdoes not change. A monotonic DAC has an output thatchanges in the same direction (or remains constant) for eachincrease in the input code. the converse is true for decreasing codes.

    標簽: Converters Defini DAC

    上傳時間: 2013-10-30

    上傳用戶:stvnash

  • ADC轉(zhuǎn)換器技術(shù)用語 (A/D Converter Defi

    ANALOG INPUT BANDWIDTH is a measure of the frequencyat which the reconstructed output fundamental drops3 dB below its low frequency value for a full scale input. Thetest is performed with fIN equal to 100 kHz plus integer multiplesof fCLK. The input frequency at which the output is −3dB relative to the low frequency input signal is the full powerbandwidth.APERTURE JITTER is the variation in aperture delay fromsample to sample. Aperture jitter shows up as input noise.APERTURE DELAY See Sampling Delay.BOTTOM OFFSET is the difference between the input voltagethat just causes the output code to transition to the firstcode and the negative reference voltage. Bottom Offset isdefined as EOB = VZT–VRB, where VZT is the first code transitioninput voltage and VRB is the lower reference voltage.Note that this is different from the normal Zero Scale Error.CONVERSION LATENCY See PIPELINE DELAY.CONVERSION TIME is the time required for a completemeasurement by an analog-to-digital converter. Since theConversion Time does not include acquisition time, multiplexerset up time, or other elements of a complete conversioncycle, the conversion time may be less than theThroughput Time.DC COMMON-MODE ERROR is a specification which appliesto ADCs with differential inputs. It is the change in theoutput code that occurs when the analog voltages on the twoinputs are changed by an equal amount. It is usually expressed in LSBs.

    標簽: Converter Defi ADC 轉(zhuǎn)換器

    上傳時間: 2013-11-12

    上傳用戶:pans0ul

  • 相敏檢波電路鑒相特性的仿真研究

    分析了調(diào)幅信號和載波信號之間的相位差與調(diào)制信號的極性的對應(yīng)關(guān)系,得出了相敏檢波電路輸出電壓的極性與調(diào)制信號的極性有對應(yīng)關(guān)系的結(jié)論。為了驗證相敏檢波電路的這一特性,給出3 個電路方案,分別選用理想元件和實際元件,采用Multisim 對其進行仿真實驗,直觀形象地演示了相敏檢波電路的鑒相特性,是傳統(tǒng)的實際操作實驗所不可比擬的。關(guān)鍵詞:相敏檢波;鑒相特性;Multisim;電路仿真 Abstract : The corresponding relation between modulation signal polarity and difference phases of amplitudemodulated signal and the carrier signal ,the polarity of phase2sensitive detecting circuit output voltage and the polarity of modulation signal are correspondent . In order to verify this characteristic ,three elect ric circuit s plans are produced ,idea element s and actual element s are selected respectively. Using Multisim to carry on a simulation experiment ,and then demonst rating the phase detecting characteristic of the phase sensitive circuit vividly and directly. Which is t raditional practical experience cannot be com pared.Keywords :phase sensitive detection ;phase2detecting characteristic ;Multisim;circuit simulation

    標簽: 相敏檢波 電路 仿真研究 鑒相

    上傳時間: 2013-11-23

    上傳用戶:guanhuihong

  • Design Safe Verilog State Machine(Synplicity)

      One of the strengths of Synplify is the Finite State Machine compiler. This is a powerfulfeature that not only has the ability to automatically detect state machines in the sourcecode, and implement them with either sequential, gray, or one-hot encoding. But alsoperform a reachability analysis to determine all the states that could possibly bereached, and optimize away all states and transition logic that can not be reached.Thus, producing a highly optimal final implementation of the state machine.

    標簽: Synplicity Machine Verilog Design

    上傳時間: 2013-10-23

    上傳用戶:司令部正軍級

  • Creating Safe State Machines(Mentor)

      Finite state machines are widely used in digital circuit designs. Generally, when designing a state machine using an HDL, the synthesis tools will optimize away all states that cannot be reached and generate a highly optimized circuit. Sometimes, however, the optimization is not acceptable. For example, if the circuit powers up in an invalid state, or the circuit is in an extreme working environment and a glitch sends it into an undesired state, the circuit may never get back to its normal operating condition.

    標簽: Creating Machines Mentor State

    上傳時間: 2013-10-08

    上傳用戶:wangzhen1990

  • 基于單片機89S52的多功能計數(shù)器設(shè)計

    該系統(tǒng)由單片機89S52控制模塊,程控寬帶放大模塊,整形模塊,F(xiàn)PGA內(nèi)頻率、相位差測量模塊等構(gòu)成,采用等精度測頻法測出頻率和周期,可測量有效值為0.01~5V,頻率范圍1Hz~20MHz信號的頻率、周期信號,精度高達10-6。采用計數(shù)法測量相位差,該系統(tǒng)可測量有效值0.5~5V,頻率10Hz~100kHz信號的相位差,精度為1°。系統(tǒng)功能由按鍵控制,測量結(jié)果實時顯示,人機界面友好。 Abstract:  The system consists of the following functional blocks:89S52microcontroller controlling module,programmable amplifier module,comparator module,frequency and phase difference testing module in the FPGA.The system use the equal accuracy frequency-examining technique it measures frequency and circle of signal which its ranges is from1Hz to20MHz and the amplitude of which its range is from0.01Vrms to5Vrms,precision is up to10-6.Using of count method,the system detects the phase difference of signal,the amplitude of whic its range is from0.5Vrms to5Vrms and the frequency of which its ranges is from10Hz to100kHz,precision is up to1°,The system functions is controlled by certain keys,measurement results are displayed in real-time and it is friendly interface.

    標簽: 89S52 單片機 多功能 計數(shù)器

    上傳時間: 2013-11-04

    上傳用戶:CHINA526

  • 基于單片機和FPGA的多功能計數(shù)器的設(shè)計

    以89S52單片機和EP1C6Q240C8型FPGA為控制核心的多功能計數(shù)器,是由峰值檢波、A/D轉(zhuǎn)換、程控放大、比較整形、移相網(wǎng)絡(luò)部分組成,可實現(xiàn)測量正弦信號的頻率、周期和相位差的功能。多功能計數(shù)器采用等精度的測量方法,可實現(xiàn)頻率為1Hz~10MHz、幅度為0.01~5Vrms的正弦信號的精確測頻,以及頻率為10Hz~100kHz、幅度為0.5~5Vrms的正弦信號精確測相。液晶顯示器能夠?qū)崟r顯示當(dāng)前信號的頻率、周期和相位差。該多功能計數(shù)器精度高,界面友好,實用性強。 Abstract:  A multi-function counter,which uses89S52MCU and EP1C6Q240C8FPGA as a control core,consists of peak detector,A/D conversion,program-controlled amplification,compared shaping and phase-shifting network part.The counter measures the frequency,period and phase of sinusoidal signal.With the equal precision method,the multi-function counter achieves the precise frequency measurement of the sinusoidal signal which its frequency is from1Hz to10MHz,its amplitude is from0.01Vrms to5Vrms,as well as the accurate phase measurement of the sinusoidal signal which its frequency is from10Hz to100kHz,its amplitude is from0.5Vrms to5Vrms.The LCD monitor real-time displays the frequency,period and phase difference of current signal.The multi-function counter features high precision,friendly interface,and strong practical.

    標簽: FPGA 單片機 多功能 計數(shù)器

    上傳時間: 2013-11-15

    上傳用戶:gy592333

  • An easy way to work with Exter

    Internal Interrupts are used to respond to asynchronous requests from a certain part of themicrocontroller that needs to be serviced. Each peripheral in the TriCore as well as theBus Control Unit, the Debug Unit, the Peripheral Control Processor (PCP) and the CPUitself can generate an Interrupt Request.So what is an external Interrupt?An external Interrupt is something alike as the internal Interrupt. The difference is that anexternal Interrupt request is caused by an external event. Normally this would be a pulseon Port0 or Port1, but it can be even a signal from the input buffer of the SSC, indicatingthat a service is requested.The User’s Manual does not explain this aspect in detail so this ApNote will explain themost common form of an external Interrupt request. This ApNote will show that there is aneasy way to react on a pulse on Port0 or Port1 and to create with this impulse an InterruptService Request. Later in the second part of the document, you can find hints on how todebounce impulses to enable the use of a simple switch as the input device.Note: You will find additional information on how to setup the Interrupt System in theApNote “First steps through the TriCore Interrupt System” (AP3222xx)1. It would gobeyond the scope of this document to explain this here, but you will find selfexplanatoryexamples later on.

    標簽: Exter easy work with

    上傳時間: 2013-10-27

    上傳用戶:zhangyigenius

  • 基于CPLD的QDPSK調(diào)制解調(diào)電路設(shè)計

    為了在CDMA系統(tǒng)中更好地應(yīng)用QDPSK數(shù)字調(diào)制方式,在分析四相相對移相(QDPSK)信號調(diào)制解調(diào)原理的基礎(chǔ)上,設(shè)計了一種QDPSK調(diào)制解調(diào)電路,它包括串并轉(zhuǎn)換、差分編碼、四相載波產(chǎn)生和選相、相干解調(diào)、差分譯碼和并串轉(zhuǎn)換電路。在MAX+PLUSⅡ軟件平臺上,進行了編譯和波形仿真。綜合后下載到復(fù)雜可編程邏輯器件EPM7128SLC84-15中,測試結(jié)果表明,調(diào)制電路能正確選相,解調(diào)電路輸出數(shù)據(jù)與QDPSK調(diào)制輸入數(shù)據(jù)完全一致,達到了預(yù)期的設(shè)計要求。 Abstract:  In order to realize the better application of digital modulation mode QDPSK in the CDMA system, a sort of QDPSK modulation-demodulation circuit was designed based on the analysis of QDPSK signal modulation-demodulation principles. It included serial/parallel conversion circuit, differential encoding circuit, four-phase carrier wave produced and phase chosen circuit, coherent demodulation circuit, difference decoding circuit and parallel/serial conversion circuit. And it was compiled and simulated on the MAX+PLUSⅡ software platform,and downloaded into the CPLD of EPM7128SLC84-15.The test result shows that the modulation circuit can exactly choose the phase,and the output data of the demodulator circuit is the same as the input data of the QDPSK modulate. The circuit achieves the prospective requirement of the design.

    標簽: QDPSK CPLD 調(diào)制解調(diào) 電路設(shè)計

    上傳時間: 2014-01-13

    上傳用戶:qoovoop

  • Design Safe Verilog State Machine(Synplicity)

      One of the strengths of Synplify is the Finite State Machine compiler. This is a powerfulfeature that not only has the ability to automatically detect state machines in the sourcecode, and implement them with either sequential, gray, or one-hot encoding. But alsoperform a reachability analysis to determine all the states that could possibly bereached, and optimize away all states and transition logic that can not be reached.Thus, producing a highly optimal final implementation of the state machine.

    標簽: Synplicity Machine Verilog Design

    上傳時間: 2013-10-20

    上傳用戶:蒼山觀海

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
久久久久中文| 亚洲国产精品成人综合| 牛牛精品成人免费视频| 伊人成人网在线看| 麻豆av一区二区三区| 亚洲免费精彩视频| 国产精品人人爽人人做我的可爱| 久久国产日本精品| 狠狠久久婷婷| 国产精品影视天天线| 欧美韩日一区二区| 久久国产精品久久久| 影音国产精品| 韩日精品视频| 国产精品亚洲综合久久| 欧美日本一区二区高清播放视频| 性色av一区二区怡红| 亚洲高清在线视频| 国产日韩av一区二区| 国产精品成人一区二区| 欧美电影免费观看大全| 欧美一区二区高清| 一本色道久久综合亚洲精品小说| 国产专区欧美精品| 国产精品国产自产拍高清av| 免费亚洲电影在线观看| 久久久久国产精品厨房| 欧美一级在线播放| 亚洲影视在线| 一区二区欧美亚洲| 亚洲欧美日韩一区二区在线 | 一本色道久久综合亚洲精品不卡| 欧美日韩一区综合| 国产精品va在线播放| 国产精品欧美一区喷水| 日韩一级网站| 亚洲精品国产精品乱码不99| 亚洲激情小视频| 日韩视频第一页| 亚洲午夜在线观看视频在线| 亚洲综合色丁香婷婷六月图片| 亚洲美女区一区| 亚洲综合精品四区| 久久精品最新地址| 欧美黑人一区二区三区| 欧美少妇一区二区| 国模精品一区二区三区| 亚洲国产成人精品久久久国产成人一区 | 国产亚洲欧美一区二区| 在线国产精品播放| 亚洲人成网站777色婷婷| 一区二区三区四区在线| 欧美亚洲日本一区| 欧美激情精品久久久久久免费印度 | 日韩视频免费看| 亚洲欧美日韩一区二区| 久久久久国内| 欧美三级在线视频| 亚洲日本理论电影| 久久高清国产| 欧美手机在线视频| 亚洲国产高清自拍| 午夜日韩av| 欧美激情精品久久久久久变态| 国产精品国产a级| 亚洲大片免费看| 欧美一区亚洲一区| 国产精品一区二区欧美| 亚洲国产欧美在线 | 欧美久久久久久蜜桃| 亚洲人成在线影院| 欧美伊人久久| 国产精品成人免费| 在线成人激情黄色| 性色一区二区| 欧美色大人视频| 中日韩高清电影网| 欧美午夜视频| 午夜久久美女| 激情综合自拍| 你懂的国产精品永久在线| 黄色成人av| 欧美成va人片在线观看| 亚洲精品乱码久久久久久蜜桃91| 另类天堂av| 日韩午夜在线| 欧美三日本三级三级在线播放| 亚洲神马久久| 国产日韩欧美高清| 美女露胸一区二区三区| 麻豆成人在线播放| 欧美日韩色一区| av成人动漫| 国产日韩欧美精品在线| 性久久久久久久久久久久| 国产亚洲二区| 男人的天堂成人在线| 亚洲巨乳在线| 国产午夜精品久久久久久免费视| 久久中文字幕导航| 久久亚洲图片| 亚洲韩国精品一区| 国产老女人精品毛片久久| 欧美精品激情blacked18| 亚洲制服av| 性欧美xxxx大乳国产app| 中国av一区| 亚洲国产精品一区二区第一页| 国产精品女人网站| 欧美日韩在线观看视频| 裸体素人女欧美日韩| 国产精品福利在线观看网址| 好看的日韩视频| 欧美日韩mp4| 国产精品v欧美精品v日韩| 欧美日韩一二三四五区| 久久久久久一区| 久久国产天堂福利天堂| 国产日韩欧美成人| 久久久久这里只有精品| 亚洲视频精选| 欧美久久久久久蜜桃| 欧美日本一道本| 久久久久久电影| 国产精品午夜久久| 国产精品成av人在线视午夜片| 国产欧美日韩不卡| 在线观看亚洲精品| 一区二区三区高清在线观看| 国产欧美日韩精品一区| 欧美视频免费| 国产精品久久久久久久午夜| 欧美韩国日本综合| 国产精品白丝jk黑袜喷水| 蜜臀99久久精品久久久久久软件| 亚洲精选视频在线| 欧美大片91| 欧美二区乱c少妇| 国产日韩欧美成人| 欧美精品一区在线| 国产精品日韩欧美| 国精产品99永久一区一区| 韩日视频一区| 韩国成人理伦片免费播放| 欧美性色综合| 伊人天天综合| 亚洲乱亚洲高清| 亚洲一二三区在线| 久久国产精品黑丝| 欧美高清在线观看| 国产精品视频精品| 亚洲伦理中文字幕| 久久精品在这里| 欧美亚洲成人网| 国产午夜精品久久久| 91久久在线播放| 久久久99免费视频| 欧美日精品一区视频| 亚洲高清在线观看| 亚洲一区二区三区四区中文 | 在线国产欧美| 欧美一级黄色录像| 国产精品嫩草久久久久| 亚洲视频中文字幕| 欧美午夜精品理论片a级按摩| 亚洲国产另类精品专区| 久久久精品免费视频| 国产精品毛片a∨一区二区三区| 亚洲激情成人| 蜜桃伊人久久| 亚洲日本免费电影| 欧美另类综合| 99视频在线精品国自产拍免费观看 | 欧美国产丝袜视频| 欧美午夜剧场| 国产精品久久久久7777婷婷| av成人激情| 欧美精品福利视频| 国产女主播一区二区三区| 99国产精品视频免费观看一公开| 久久久一二三| 亚洲高清激情| 欧美色中文字幕| 在线中文字幕日韩| 国产日产精品一区二区三区四区的观看方式 | 美女主播一区| 亚洲美女中文字幕| 欧美午夜在线观看| 久久精品视频99| 亚洲国产一区二区三区高清 | 国产精品99一区二区| 亚洲一区二区三区四区视频 | 国产精品日韩精品| 亚洲淫性视频| 一区二区三区在线看| 欧美激情一区三区| 欧美一区二区在线免费观看| 一区在线电影| 国产精品国产三级欧美二区| 久久婷婷av|