亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

Finite-difference

  • DAC技術用語 (D/A Converters Defini

    Differential Nonlinearity: Ideally, any two adjacent digitalcodes correspond to output analog voltages that are exactlyone LSB apart. Differential non-linearity is a measure of theworst case deviation from the ideal 1 LSB step. For example,a DAC with a 1.5 LSB output change for a 1 LSB digital codechange exhibits 1⁄2 LSB differential non-linearity. Differentialnon-linearity may be expressed in fractional bits or as a percentageof full scale. A differential non-linearity greater than1 LSB will lead to a non-monotonic transfer function in aDAC.Gain Error (Full Scale Error): The difference between theoutput voltage (or current) with full scale input code and theideal voltage (or current) that should exist with a full scale inputcode.Gain Temperature Coefficient (Full Scale TemperatureCoefficient): Change in gain error divided by change in temperature.Usually expressed in parts per million per degreeCelsius (ppm/°C).Integral Nonlinearity (Linearity Error): Worst case deviationfrom the line between the endpoints (zero and full scale).Can be expressed as a percentage of full scale or in fractionof an LSB.LSB (Lease-Significant Bit): In a binary coded system thisis the bit that carries the smallest value or weight. Its value isthe full scale voltage (or current) divided by 2n, where n is theresolution of the converter.Monotonicity: A monotonic function has a slope whose signdoes not change. A monotonic DAC has an output thatchanges in the same direction (or remains constant) for eachincrease in the input code. the converse is true for decreasing codes.

    標簽: Converters Defini DAC

    上傳時間: 2013-10-30

    上傳用戶:stvnash

  • ADC轉換器技術用語 (A/D Converter Defi

    ANALOG INPUT BANDWIDTH is a measure of the frequencyat which the reconstructed output fundamental drops3 dB below its low frequency value for a full scale input. Thetest is performed with fIN equal to 100 kHz plus integer multiplesof fCLK. The input frequency at which the output is −3dB relative to the low frequency input signal is the full powerbandwidth.APERTURE JITTER is the variation in aperture delay fromsample to sample. Aperture jitter shows up as input noise.APERTURE DELAY See Sampling Delay.BOTTOM OFFSET is the difference between the input voltagethat just causes the output code to transition to the firstcode and the negative reference voltage. Bottom Offset isdefined as EOB = VZT–VRB, where VZT is the first code transitioninput voltage and VRB is the lower reference voltage.Note that this is different from the normal Zero Scale Error.CONVERSION LATENCY See PIPELINE DELAY.CONVERSION TIME is the time required for a completemeasurement by an analog-to-digital converter. Since theConversion Time does not include acquisition time, multiplexerset up time, or other elements of a complete conversioncycle, the conversion time may be less than theThroughput Time.DC COMMON-MODE ERROR is a specification which appliesto ADCs with differential inputs. It is the change in theoutput code that occurs when the analog voltages on the twoinputs are changed by an equal amount. It is usually expressed in LSBs.

    標簽: Converter Defi ADC 轉換器

    上傳時間: 2013-11-12

    上傳用戶:pans0ul

  • 相敏檢波電路鑒相特性的仿真研究

    分析了調幅信號和載波信號之間的相位差與調制信號的極性的對應關系,得出了相敏檢波電路輸出電壓的極性與調制信號的極性有對應關系的結論。為了驗證相敏檢波電路的這一特性,給出3 個電路方案,分別選用理想元件和實際元件,采用Multisim 對其進行仿真實驗,直觀形象地演示了相敏檢波電路的鑒相特性,是傳統的實際操作實驗所不可比擬的。關鍵詞:相敏檢波;鑒相特性;Multisim;電路仿真 Abstract : The corresponding relation between modulation signal polarity and difference phases of amplitudemodulated signal and the carrier signal ,the polarity of phase2sensitive detecting circuit output voltage and the polarity of modulation signal are correspondent . In order to verify this characteristic ,three elect ric circuit s plans are produced ,idea element s and actual element s are selected respectively. Using Multisim to carry on a simulation experiment ,and then demonst rating the phase detecting characteristic of the phase sensitive circuit vividly and directly. Which is t raditional practical experience cannot be com pared.Keywords :phase sensitive detection ;phase2detecting characteristic ;Multisim;circuit simulation

    標簽: 相敏檢波 電路 仿真研究 鑒相

    上傳時間: 2013-11-23

    上傳用戶:guanhuihong

  • Design Safe Verilog State Machine(Synplicity)

      One of the strengths of Synplify is the Finite State Machine compiler. This is a powerfulfeature that not only has the ability to automatically detect state machines in the sourcecode, and implement them with either sequential, gray, or one-hot encoding. But alsoperform a reachability analysis to determine all the states that could possibly bereached, and optimize away all states and transition logic that can not be reached.Thus, producing a highly optimal final implementation of the state machine.

    標簽: Synplicity Machine Verilog Design

    上傳時間: 2013-10-23

    上傳用戶:司令部正軍級

  • Creating Safe State Machines(Mentor)

      Finite state machines are widely used in digital circuit designs. Generally, when designing a state machine using an HDL, the synthesis tools will optimize away all states that cannot be reached and generate a highly optimized circuit. Sometimes, however, the optimization is not acceptable. For example, if the circuit powers up in an invalid state, or the circuit is in an extreme working environment and a glitch sends it into an undesired state, the circuit may never get back to its normal operating condition.

    標簽: Creating Machines Mentor State

    上傳時間: 2013-10-08

    上傳用戶:wangzhen1990

  • 基于單片機89S52的多功能計數器設計

    該系統由單片機89S52控制模塊,程控寬帶放大模塊,整形模塊,FPGA內頻率、相位差測量模塊等構成,采用等精度測頻法測出頻率和周期,可測量有效值為0.01~5V,頻率范圍1Hz~20MHz信號的頻率、周期信號,精度高達10-6。采用計數法測量相位差,該系統可測量有效值0.5~5V,頻率10Hz~100kHz信號的相位差,精度為1°。系統功能由按鍵控制,測量結果實時顯示,人機界面友好。 Abstract:  The system consists of the following functional blocks:89S52microcontroller controlling module,programmable amplifier module,comparator module,frequency and phase difference testing module in the FPGA.The system use the equal accuracy frequency-examining technique it measures frequency and circle of signal which its ranges is from1Hz to20MHz and the amplitude of which its range is from0.01Vrms to5Vrms,precision is up to10-6.Using of count method,the system detects the phase difference of signal,the amplitude of whic its range is from0.5Vrms to5Vrms and the frequency of which its ranges is from10Hz to100kHz,precision is up to1°,The system functions is controlled by certain keys,measurement results are displayed in real-time and it is friendly interface.

    標簽: 89S52 單片機 多功能 計數器

    上傳時間: 2013-11-04

    上傳用戶:CHINA526

  • 基于單片機和FPGA的多功能計數器的設計

    以89S52單片機和EP1C6Q240C8型FPGA為控制核心的多功能計數器,是由峰值檢波、A/D轉換、程控放大、比較整形、移相網絡部分組成,可實現測量正弦信號的頻率、周期和相位差的功能。多功能計數器采用等精度的測量方法,可實現頻率為1Hz~10MHz、幅度為0.01~5Vrms的正弦信號的精確測頻,以及頻率為10Hz~100kHz、幅度為0.5~5Vrms的正弦信號精確測相。液晶顯示器能夠實時顯示當前信號的頻率、周期和相位差。該多功能計數器精度高,界面友好,實用性強。 Abstract:  A multi-function counter,which uses89S52MCU and EP1C6Q240C8FPGA as a control core,consists of peak detector,A/D conversion,program-controlled amplification,compared shaping and phase-shifting network part.The counter measures the frequency,period and phase of sinusoidal signal.With the equal precision method,the multi-function counter achieves the precise frequency measurement of the sinusoidal signal which its frequency is from1Hz to10MHz,its amplitude is from0.01Vrms to5Vrms,as well as the accurate phase measurement of the sinusoidal signal which its frequency is from10Hz to100kHz,its amplitude is from0.5Vrms to5Vrms.The LCD monitor real-time displays the frequency,period and phase difference of current signal.The multi-function counter features high precision,friendly interface,and strong practical.

    標簽: FPGA 單片機 多功能 計數器

    上傳時間: 2013-11-15

    上傳用戶:gy592333

  • An easy way to work with Exter

    Internal Interrupts are used to respond to asynchronous requests from a certain part of themicrocontroller that needs to be serviced. Each peripheral in the TriCore as well as theBus Control Unit, the Debug Unit, the Peripheral Control Processor (PCP) and the CPUitself can generate an Interrupt Request.So what is an external Interrupt?An external Interrupt is something alike as the internal Interrupt. The difference is that anexternal Interrupt request is caused by an external event. Normally this would be a pulseon Port0 or Port1, but it can be even a signal from the input buffer of the SSC, indicatingthat a service is requested.The User’s Manual does not explain this aspect in detail so this ApNote will explain themost common form of an external Interrupt request. This ApNote will show that there is aneasy way to react on a pulse on Port0 or Port1 and to create with this impulse an InterruptService Request. Later in the second part of the document, you can find hints on how todebounce impulses to enable the use of a simple switch as the input device.Note: You will find additional information on how to setup the Interrupt System in theApNote “First steps through the TriCore Interrupt System” (AP3222xx)1. It would gobeyond the scope of this document to explain this here, but you will find selfexplanatoryexamples later on.

    標簽: Exter easy work with

    上傳時間: 2013-10-27

    上傳用戶:zhangyigenius

  • 基于CPLD的QDPSK調制解調電路設計

    為了在CDMA系統中更好地應用QDPSK數字調制方式,在分析四相相對移相(QDPSK)信號調制解調原理的基礎上,設計了一種QDPSK調制解調電路,它包括串并轉換、差分編碼、四相載波產生和選相、相干解調、差分譯碼和并串轉換電路。在MAX+PLUSⅡ軟件平臺上,進行了編譯和波形仿真。綜合后下載到復雜可編程邏輯器件EPM7128SLC84-15中,測試結果表明,調制電路能正確選相,解調電路輸出數據與QDPSK調制輸入數據完全一致,達到了預期的設計要求。 Abstract:  In order to realize the better application of digital modulation mode QDPSK in the CDMA system, a sort of QDPSK modulation-demodulation circuit was designed based on the analysis of QDPSK signal modulation-demodulation principles. It included serial/parallel conversion circuit, differential encoding circuit, four-phase carrier wave produced and phase chosen circuit, coherent demodulation circuit, difference decoding circuit and parallel/serial conversion circuit. And it was compiled and simulated on the MAX+PLUSⅡ software platform,and downloaded into the CPLD of EPM7128SLC84-15.The test result shows that the modulation circuit can exactly choose the phase,and the output data of the demodulator circuit is the same as the input data of the QDPSK modulate. The circuit achieves the prospective requirement of the design.

    標簽: QDPSK CPLD 調制解調 電路設計

    上傳時間: 2014-01-13

    上傳用戶:qoovoop

  • Design Safe Verilog State Machine(Synplicity)

      One of the strengths of Synplify is the Finite State Machine compiler. This is a powerfulfeature that not only has the ability to automatically detect state machines in the sourcecode, and implement them with either sequential, gray, or one-hot encoding. But alsoperform a reachability analysis to determine all the states that could possibly bereached, and optimize away all states and transition logic that can not be reached.Thus, producing a highly optimal final implementation of the state machine.

    標簽: Synplicity Machine Verilog Design

    上傳時間: 2013-10-20

    上傳用戶:蒼山觀海

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
欧美亚韩一区| 亚洲大片一区二区三区| 久久不射网站| 欧美极品影院| 亚洲精品一品区二品区三品区| 性欧美暴力猛交另类hd| 国产精品大片| 亚洲国产美女精品久久久久∴| 欧美日韩一区二区在线| 欧美无乱码久久久免费午夜一区 | 午夜精品福利一区二区三区av| 亚洲欧美日韩视频一区| 久久久一区二区| 欧美成人精品h版在线观看| 国产自产2019最新不卡| 国内精品嫩模av私拍在线观看| 亚洲精品精选| 久久精品国产精品亚洲| 亚洲影院一区| 久久精品在线播放| 国产欧美在线观看| 亚洲在线一区二区三区| 牛牛国产精品| 亚洲国产欧美一区二区三区久久 | 亚洲黄色精品| 国产一区二区精品| 亚洲一本视频| 欧美日韩国产色综合一二三四 | 亚洲天堂av在线免费| 美女主播一区| 一区视频在线看| 欧美在线观看视频| 欧美激情影院| 亚洲区一区二| 老司机午夜精品视频| 国产精品美女久久久久久免费| 91久久线看在观草草青青| 久久综合久色欧美综合狠狠| 狠狠干综合网| 久久精品亚洲一区| 精品成人国产在线观看男人呻吟| 欧美一区二区视频97| 国产精品影院在线观看| 亚洲一区二区高清视频| 欧美视频在线观看 亚洲欧| 99视频一区二区三区| 亚洲欧美日韩国产中文在线| 久久久亚洲成人| 亚洲精品免费观看| 欧美日韩一区二区在线观看视频| 一区二区国产精品| 国产欧美一区二区精品秋霞影院| 欧美一区精品| 亚洲高清久久网| 国产精品久久久久秋霞鲁丝| 亚洲欧美日韩综合一区| 国产农村妇女毛片精品久久莱园子| 欧美一区二区| 欧美三区在线视频| 夜夜爽av福利精品导航 | 国产啪精品视频| 亚洲国产一区二区精品专区| 欧美大片网址| 亚洲伊人观看| 在线成人小视频| 欧美黄色精品| 亚洲欧美日韩精品| 男女精品网站| 亚洲人成网站在线观看播放| 欧美成人dvd在线视频| 亚洲三级视频在线观看| 欧美日韩国产综合久久| 久久riav二区三区| 亚洲激情在线| 国产精品久久久久毛片软件| 久久久999精品免费| 亚洲大黄网站| 欧美黑人多人双交| 亚洲综合另类| 日韩视频免费在线观看| 国产精品红桃| 欧美日韩亚洲91| 久久夜色精品国产欧美乱| 亚洲精品极品| 亚洲福利久久| 国产一区二区主播在线 | 亚洲韩国青草视频| 国产日韩高清一区二区三区在线| 欧美激情亚洲国产| 久久蜜桃av一区精品变态类天堂| 亚洲一区二区在线免费观看视频 | 亚洲第一色在线| 国产精品一区二区三区免费观看| 欧美精品播放| 裸体一区二区| 久久伊人一区二区| 久久亚洲不卡| 久久久久久久久伊人| 欧美一级大片在线免费观看| 亚洲欧美日韩精品久久亚洲区| 亚洲欧洲美洲综合色网| 在线成人av| 精品88久久久久88久久久| 国产午夜久久| 国产麻豆综合| 国产日韩欧美亚洲一区| 国产视频观看一区| 国产一区二区剧情av在线| 国产欧美日本一区视频| 国产日韩av在线播放| 国产精品视频福利| 国产日韩成人精品| 国内精品视频在线播放| 国产日韩欧美日韩| 樱花yy私人影院亚洲| 1769国内精品视频在线播放| 伊人伊人伊人久久| 日韩一区二区福利| 亚洲一区二区三区乱码aⅴ| 亚洲视频在线观看视频| 亚洲在线成人| 久久久久久亚洲精品不卡4k岛国| 久久久久国产精品人| 卡一卡二国产精品| 欧美日韩1区| 欧美午夜激情在线| 国产精品一区二区三区观看 | 欧美一区免费| 欧美在线首页| 免费高清在线一区| 欧美日韩国产限制| 国产精品永久在线| 亚洲精品国产精品国自产在线| 99在线|亚洲一区二区| 亚洲欧美视频一区| 久久久久在线观看| 欧美成人dvd在线视频| 欧美日韩国产在线播放| 国产亚洲毛片在线| 亚洲国产精品女人久久久| 亚洲高清av在线| 亚洲欧美日韩综合一区| 久久精品久久99精品久久| 欧美激情第9页| 国产日韩成人精品| 91久久精品网| 亚洲女爱视频在线| 欧美精品一区二区三区在线播放| 欧美婷婷在线| 在线观看亚洲a| 欧美在线观看网站| 欧美精品一区视频| 国产欧美在线| 亚洲午夜小视频| 亚洲欧美视频在线| 欧美成人资源网| 激情综合网址| 亚洲欧美日韩中文在线制服| 久久中文欧美| 欧美视频在线免费看| 黄色亚洲精品| 亚洲视频在线一区| 欧美激情综合亚洲一二区| 国产在线高清精品| 亚洲欧美www| 欧美日韩1区2区| 国外视频精品毛片| 一本一本久久| 欧美日本在线观看| 在线看日韩av| 欧美一级在线亚洲天堂| 国产精品午夜久久| 中文亚洲字幕| 欧美色图五月天| 亚洲国产cao| 久久久蜜臀国产一区二区| 国产精品亚洲а∨天堂免在线| 亚洲美女网站| 欧美日韩在线综合| 一本色道久久88精品综合| 欧美不卡视频一区| 亚洲第一色中文字幕| 欧美成人一区二区三区在线观看 | 亚洲激情第一页| 免费中文日韩| 91久久在线| 欧美高清自拍一区| 亚洲精品黄色| 欧美激情综合亚洲一二区| 亚洲欧洲精品一区二区三区| 欧美国产成人精品| 99视频热这里只有精品免费| 欧美日韩天天操| 亚洲欧美韩国| 国产日韩欧美亚洲一区| 欧美在线3区| 亚洲精品美女91| 欧美日韩一区二区三区在线视频| 亚洲乱码国产乱码精品精可以看 | 国产欧美日韩亚洲一区二区三区|