This application note provides a software driver example for 39VF1601/39VF1602 16 Mbit Multi-Purpose Flash (MPF+) that can be used in any microprocessor based system.
標(biāo)簽: Multi-Purpos application provides software
上傳時(shí)間: 2014-01-06
上傳用戶:lindor
The PCA82C250 and PCA82C251 are advanced transceiver products for use in automotive and general industrialapplications with transfer rates up to 1 Mbit/s. They support the differential bus signal representation beingdescribed in the international standard for in-vehicle CAN high-speed applications (ISO 11898). Controller AreaNetwork (CAN) is a serial bus protocol being primarily intended for transmission of control related data between anumber of bus nodes.
上傳時(shí)間: 2013-11-24
上傳用戶:Alick
The TJA1042 is a high-speed CAN transceiver that provides an interface between aController Area Network (CAN) protocol controller and the physical two-wire CAN bus.The transceiver is designed for high-speed (up to 1 Mbit/s) CAN applications in theautomotive industry, providing the differential transmit and receive capability to (amicrocontroller with) a CAN protocol controller.
標(biāo)簽: High-speed transce 1042 TJA
上傳時(shí)間: 2014-12-28
上傳用戶:氣溫達(dá)上千萬(wàn)的
The TJA1051 is a high-speed CAN transceiver that provides an interface between aController Area Network (CAN) protocol controller and the physical two-wire CAN bus.The transceiver is designed for high-speed (up to 1 Mbit/s) CAN applications in theautomotive industry, providing differential transmit and receive capability to (amicrocontroller with) a CAN protocol controller.
標(biāo)簽: High-speed transce 1051 TJA
上傳時(shí)間: 2013-10-17
上傳用戶:jisujeke
基于FPGA、PCI9054、SDRAM和DDS設(shè)計(jì)了用于某遙測(cè)信號(hào)模擬源的專用板卡。PCI9054實(shí)現(xiàn)與上位機(jī)的數(shù)據(jù)交互,FPGA實(shí)現(xiàn)PCI本地接口轉(zhuǎn)換、數(shù)據(jù)接收發(fā)送控制及DDS芯片的配置。通過WDM驅(qū)動(dòng)程序設(shè)計(jì)及MFC交互界面設(shè)計(jì),最終實(shí)現(xiàn)了10~200 Mbit·s-1的LVDS數(shù)據(jù)接收及10~50 Mbit·s-1任意速率的LVDS數(shù)據(jù)發(fā)送。
標(biāo)簽: FPGA LVDS 高速數(shù)據(jù) 通信卡
上傳時(shí)間: 2013-11-24
上傳用戶:3到15
高速串并轉(zhuǎn)換器的設(shè)計(jì)是FPGA 設(shè)計(jì)的一個(gè)重要方面,傳統(tǒng)設(shè)計(jì)方法由于采用FPGA 的內(nèi)部邏輯資源來實(shí)現(xiàn),從而限制了串并轉(zhuǎn)換的速度。該研究以網(wǎng)絡(luò)交換調(diào)度系統(tǒng)的FGPA 驗(yàn)證平臺(tái)中多路高速串并轉(zhuǎn)換器的設(shè)計(jì)為例,詳細(xì)闡述了1 :8DDR 模式下高速串并轉(zhuǎn)換器的設(shè)計(jì)方法和16 路1 :8 串并轉(zhuǎn)換器的實(shí)現(xiàn)。結(jié)果表明,采用Xilinx Virtex24 的ISERDES 設(shè)計(jì)的多路串并轉(zhuǎn)換器可以實(shí)現(xiàn)800 Mbit/ s 輸入信號(hào)的串并轉(zhuǎn)換,并且減少了設(shè)計(jì)復(fù)雜度,縮短了開發(fā)周期,能滿足設(shè)計(jì)要求。關(guān)鍵詞:串并轉(zhuǎn)換;現(xiàn)場(chǎng)可編程邏輯陣列;Xilinx ; ISERDES
標(biāo)簽: FPGA 多路 串并轉(zhuǎn)換
上傳時(shí)間: 2013-11-03
上傳用戶:王小奇
設(shè)計(jì)了一款基于三網(wǎng)融合的數(shù)字家庭媒體中心。采用SMP8644 做高清解碼與系統(tǒng)控制,配備UTI 機(jī)卡分離的有線數(shù)字電視(DVB-C)接收模塊、e 家佳家庭子網(wǎng)控制模塊、CBHD 藍(lán)光光頭機(jī)芯和前端處理模塊以及一些外圍接口,通過SATA 接口可內(nèi)置或外掛大容量硬盤,通過10/100 Mbit/s 以太網(wǎng)卡和WiFi 無(wú)線網(wǎng)卡,可以上網(wǎng)連接固定網(wǎng)站,并實(shí)現(xiàn)與數(shù)字家庭子網(wǎng)中的計(jì)算機(jī)、移動(dòng)媒體終端及其他設(shè)備互連,實(shí)現(xiàn)資源共享。通過外接CVBS 攝像頭和傳聲器,可擴(kuò)展支持視頻通話。通過UART 接口外接TD-SCDMA 模塊,可進(jìn)行3G 數(shù)據(jù)通信。對(duì)構(gòu)成的硬件、軟件系統(tǒng)做了簡(jiǎn)要介紹。
標(biāo)簽: 三網(wǎng)融合 數(shù)字家庭 媒體中心
上傳時(shí)間: 2013-11-14
上傳用戶:xinyuzhiqiwuwu
基于FPGA、PCI9054、SDRAM和DDS設(shè)計(jì)了用于某遙測(cè)信號(hào)模擬源的專用板卡。PCI9054實(shí)現(xiàn)與上位機(jī)的數(shù)據(jù)交互,FPGA實(shí)現(xiàn)PCI本地接口轉(zhuǎn)換、數(shù)據(jù)接收發(fā)送控制及DDS芯片的配置。通過WDM驅(qū)動(dòng)程序設(shè)計(jì)及MFC交互界面設(shè)計(jì),最終實(shí)現(xiàn)了10~200 Mbit·s-1的LVDS數(shù)據(jù)接收及10~50 Mbit·s-1任意速率的LVDS數(shù)據(jù)發(fā)送。
標(biāo)簽: FPGA LVDS 高速數(shù)據(jù) 通信卡
上傳時(shí)間: 2013-12-24
上傳用戶:zhangchu0807
高速串并轉(zhuǎn)換器的設(shè)計(jì)是FPGA 設(shè)計(jì)的一個(gè)重要方面,傳統(tǒng)設(shè)計(jì)方法由于采用FPGA 的內(nèi)部邏輯資源來實(shí)現(xiàn),從而限制了串并轉(zhuǎn)換的速度。該研究以網(wǎng)絡(luò)交換調(diào)度系統(tǒng)的FGPA 驗(yàn)證平臺(tái)中多路高速串并轉(zhuǎn)換器的設(shè)計(jì)為例,詳細(xì)闡述了1 :8DDR 模式下高速串并轉(zhuǎn)換器的設(shè)計(jì)方法和16 路1 :8 串并轉(zhuǎn)換器的實(shí)現(xiàn)。結(jié)果表明,采用Xilinx Virtex24 的ISERDES 設(shè)計(jì)的多路串并轉(zhuǎn)換器可以實(shí)現(xiàn)800 Mbit/ s 輸入信號(hào)的串并轉(zhuǎn)換,并且減少了設(shè)計(jì)復(fù)雜度,縮短了開發(fā)周期,能滿足設(shè)計(jì)要求。關(guān)鍵詞:串并轉(zhuǎn)換;現(xiàn)場(chǎng)可編程邏輯陣列;Xilinx ; ISERDES
標(biāo)簽: FPGA 多路 串并轉(zhuǎn)換
上傳時(shí)間: 2013-11-17
上傳用戶:hxy200501
K5D5657ACA,三星258Mbit + 256 Mbit SDRAM,NAND芯片datasheet,可用于嵌入式方案.
上傳時(shí)間: 2013-12-20
上傳用戶:redmoons
蟲蟲下載站版權(quán)所有 京ICP備2021023401號(hào)-1