亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁(yè)| 資源下載| 資源專輯| 精品軟件
登錄| 注冊(cè)

Multi-Level

  • PTS paper Mitigation of Non-linear Distortion Using PTS and IDAR Method for Multi-Level QAM-OFDM

    PTS paper Mitigation of Non-linear Distortion Using PTS and IDAR Method for Multi-Level QAM-OFDM System

    標(biāo)簽: Multi-Level Mitigation Distortion Non-linear

    上傳時(shí)間: 2014-01-08

    上傳用戶:sssl

  • Mitigation of Non-linear Distortion Using PTS and IDAR Method for Multi-Level QAM-OFDM System

    Mitigation of Non-linear Distortion Using PTS and IDAR Method for Multi-Level QAM-OFDM System

    標(biāo)簽: Multi-Level Mitigation Distortion Non-linear

    上傳時(shí)間: 2014-11-26

    上傳用戶:wff

  • Multi level feed back queue

    Multi level feed back queue

    標(biāo)簽: Multi level queue feed

    上傳時(shí)間: 2017-08-02

    上傳用戶:wendy15

  • The future satellite communication systems are re- quired to support the higher transmission data r

    The future satellite communication systems are re- quired to support the higher transmission data rate for providing the multimedia services by employing the e鏗僣ient modulation method such as Multi-Level QAM.

    標(biāo)簽: communication transmission satellite systems

    上傳時(shí)間: 2017-04-18

    上傳用戶:busterman

  • 基于OFDM的無(wú)線寬帶系統(tǒng)仿真It contains mainly two parts, i.e. link-level simulator and system-level simulator.

    基于OFDM的無(wú)線寬帶系統(tǒng)仿真It contains mainly two parts, i.e. link-level simulator and system-level simulator. Link-level simulator focus on a single-cell single-user scenario, where signal is transmitted from tx, and estimated at rx. Comparing the difference in tx/rx signal, the error rate can be found out. The output of the link-level simulator is the BLER/BER vs. SNR mapping table, that can be used for the system-level simulation. System-level simulator focus on a multi-cell multi-user scenario. For the sake of simplicity, it takes the mapping table aquired in the link-level simulation, measure the actural SNR, and finds the corresponding error rate.

    標(biāo)簽: simulator i.e. system-level link-level

    上傳時(shí)間: 2016-03-15

    上傳用戶:xsnjzljj

  • PCA9517 Level translating I2C-

    The PCA9517 is a CMOS integrated circuit that provides level shifting between lowvoltage (down to 0.9 V) and higher voltage (2.7 V to 5.5 V) I2C-bus or SMBus applications.While retaining all the operating modes and features of the I2C-bus system during thelevel shifts, it also permits extension of the I2C-bus by providing bidirectional buffering forboth the data (SDA) and the clock (SCL) lines, thus enabling two buses of 400 pF. Usingthe PCA9517 enables the system designer to isolate two halves of a bus for both voltageand capacitance. The SDA and SCL pins are over voltage tolerant and arehigh-impedance when the PCA9517 is unpowered.

    標(biāo)簽: translating Level 9517 PCA

    上傳時(shí)間: 2013-12-25

    上傳用戶:wsf950131

  • PCA9519 4channel level transla

    The PCA9519 is a 4-channel level translating I2C-bus/SMBus repeater that enables theprocessor low voltage 2-wire serial bus to interface with standard I2C-bus or SMBus I/O.While retaining all the operating modes and features of the I2C-bus system during thelevel shifts, it also permits extension of the I2C-bus by providing bidirectional buffering forboth the data (SDA) and the clock (SCL) lines, thus enabling the I2C-bus or SMBusmaximum capacitance of 400 pF on the higher voltage side. The SDA and SCL pins areover-voltage tolerant and are high-impedance when the PCA9519 is unpowered.

    標(biāo)簽: 4channel transla level 9519

    上傳時(shí)間: 2013-11-19

    上傳用戶:jisiwole

  • Xilinx UltraScale:新一代架構(gòu)滿足您的新一代架構(gòu)需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標(biāo)簽: UltraScale Xilinx 架構(gòu)

    上傳時(shí)間: 2013-11-13

    上傳用戶:瓦力瓦力hong

  • Xilinx UltraScale:新一代架構(gòu)滿足您的新一代架構(gòu)需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標(biāo)簽: UltraScale Xilinx 架構(gòu)

    上傳時(shí)間: 2013-11-21

    上傳用戶:wxqman

  • multi-line Adjunct Communication Server

    multi-line Adjunct Communication Server

    標(biāo)簽: Communication multi-line Adjunct Server

    上傳時(shí)間: 2015-01-03

    上傳用戶:784533221

主站蜘蛛池模板: 繁昌县| 澄江县| 广平县| 聂拉木县| 镇雄县| 获嘉县| 攀枝花市| 八宿县| 耒阳市| 浦城县| 蕉岭县| 平潭县| 莎车县| 宜兰市| 青神县| 龙里县| 宁武县| 兴文县| 沙雅县| 怀远县| 堆龙德庆县| 昌江| 荆州市| 荥阳市| 义乌市| 东方市| 达孜县| 海南省| 望奎县| 阿坝| 南充市| 栾城县| 彭州市| 蕲春县| 大荔县| 游戏| 平湖市| 渝中区| 灯塔市| 曲周县| 嵊泗县|