亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

Pci-wishbone

  • 基于VxWorks的PCI總線多功能數(shù)據(jù)采集卡驅(qū)動開發(fā)

    VxWorks是WindRiver(風(fēng)河)公司開發(fā)的嵌入式實(shí)時(shí)操作系統(tǒng)(RTOS),由于它的高實(shí)時(shí)性,所以廣泛地應(yīng)用于軍事、工業(yè)控制、通信等領(lǐng)域;分析了VxWorks下PCI總線多功能數(shù)據(jù)采集卡的實(shí)現(xiàn)方法;以ADLINK的PCI7396數(shù)據(jù)采集卡為例,介紹PCI總線設(shè)備的配置空間,包括它的結(jié)構(gòu)及訪問方法,重點(diǎn)介紹PCI總線設(shè)備在VxWorks下驅(qū)動程序的開發(fā)步驟及編程要點(diǎn),并對開發(fā)過程中的關(guān)鍵部分給予代碼說明;在某綜合控制系統(tǒng)中,開發(fā)的驅(qū)動程序運(yùn)行穩(wěn)定、可靠。

    標(biāo)簽: VxWorks PCI 總線 多功能

    上傳時(shí)間: 2013-11-02

    上傳用戶:masochism

  • 基于PCI總線的ARINC429接口卡設(shè)計(jì)

    利用PCI專用接口芯片PCI9052和DEI1016 429總線收發(fā)芯片設(shè)計(jì)了ARINC429接口卡,采用DSP作為主控CPU完成數(shù)據(jù)自動處理,用雙口RAM完成DSP與PCI總線數(shù)據(jù)交換。實(shí)驗(yàn)表明:所設(shè)計(jì)的接口卡傳輸效率高,可靠性好,開發(fā)簡單。

    標(biāo)簽: ARINC PCI 429 總線

    上傳時(shí)間: 2014-12-30

    上傳用戶:love1314

  • PCI橋接IP Core的VeriIog HDL實(shí)現(xiàn)

    PCI總線是目前最為流行的一種局部性總線 通過對PCI總線一些典型功能的分析以及時(shí)序的闡述,利用VetilogHDL設(shè)計(jì)了一個(gè)將非PCI功能設(shè)備轉(zhuǎn)接到PC1總線上的IP Core 同時(shí),通過在ModeISim SE PLUS 6.0 上運(yùn)行測試程序模塊,得到了理想的仿真數(shù)據(jù)波形,從軟件上證明了功能的實(shí)現(xiàn)。

    標(biāo)簽: VeriIog Core PCI HDL

    上傳時(shí)間: 2014-12-30

    上傳用戶:himbly

  • PCI總線的應(yīng)用

    The PCI Special Interest Group disclaims all warranties and liability for the use of this document and the information contained herein and assumes no responsibility for any errors that may appear in this document, nor does the PCI Special Interest Group make a commitment to update the information contained herein.

    標(biāo)簽: PCI 總線

    上傳時(shí)間: 2013-11-01

    上傳用戶:KSLYZ

  • PCI總線規(guī)范及其接口

    作為一種獨(dú)立于處理器的局部總線,PCI非常適用于網(wǎng)絡(luò)適配器、硬盤驅(qū)動器、全動態(tài)視頻卡、圖形卡及各類高速外設(shè)。據(jù)稱,目前有90%的Pentium處理器采用PCI做為系統(tǒng)總線。

    標(biāo)簽: PCI 總線規(guī)范 接口

    上傳時(shí)間: 2013-11-07

    上傳用戶:liaocs77

  • 基于Virtex5的PCI接口電路

    PCI Express是由Intel,Dell,Compaq,IBM,Microsoft等PCI SIG聯(lián)合成立的Arapahoe Work Group共同草擬并推舉成取代PCI總線標(biāo)準(zhǔn)的下一代標(biāo)準(zhǔn)。PCI Express利用串行的連接特點(diǎn)能輕松將數(shù)據(jù)傳輸速度提到一個(gè)很高的頻率,達(dá)到遠(yuǎn)遠(yuǎn)超出PCI總線的傳輸速率。一個(gè)PCI Express連接可以被配置成x1,x2,x4,x8,x12,x16和x32的數(shù)據(jù)帶寬。x1的通道能實(shí)現(xiàn)單向312.5 MB/s(2.5 Gb/s)的傳輸速率。Xilinx公司的Virtex5系列FPGA芯片內(nèi)嵌PCI-ExpressEndpoint Block硬核,為實(shí)現(xiàn)單片可配置PCI-Express總線解決方案提供了可能。  本文在研究PCI-Express接口協(xié)議和PCI-Express Endpoint Block硬核的基礎(chǔ)上,使用Virtex5LXT50 FPGA芯片設(shè)計(jì)PCI Express接口硬件電路,實(shí)現(xiàn)PCI-Express數(shù)據(jù)傳輸

    標(biāo)簽: Virtex5 PCI 接口電路

    上傳時(shí)間: 2013-12-27

    上傳用戶:wtrl

  • XAPP708 -133MHz PCI-X到128MB DDR小型DIMM存儲器橋

      The Virtex-4 features, such as the programmable IDELAY and built-in FIFO support, simplifythe bridging of a high-speed, PCI-X core to large amounts of DDR-SDRAM memory. Onechallenge is meeting the PCI-X target initial latency specification. PCI-X Protocol Addendum tothe PCI Local Bus Specification Revision 2.0a ([Ref 6]) dictates that when a target signals adata transfer, "the target must do so within 16 clocks of the assertion of FRAME#." PCItermination transactions, such as Split Response/Complete, are commonly used to meet thelatency specifications. This method adds complexity to the design, as well as additional systemlatency. Another solution is to increase the ratio of the memory frequency to the PCI-X busfrequency. However, this solution increases the required power and clock resource usage.

    標(biāo)簽: PCI-X XAPP DIMM 708

    上傳時(shí)間: 2013-11-24

    上傳用戶:18707733937

  • PCI-PCI橋在線讀寫EEPROM的技巧

      PCI-PCI 橋啟動時(shí),一般需要從EEPROM 預(yù)讀取配置數(shù)據(jù)。更改EEPROM中的數(shù)據(jù)一般需要專用的燒結(jié)器,這給調(diào)試過程帶來不便。尤其是采用表貼封裝的EEPROM。本文以Intel 公司的Dec21554PCI-PCI 橋?yàn)槔榻B一種在線讀寫EEPROM 的方法。EEPROM選用的是ATMEL 公司生產(chǎn)的AT93LC66,4Kbit,按512×8bit 組織。

    標(biāo)簽: PCI-PCI EEPROM 在線讀寫

    上傳時(shí)間: 2013-11-08

    上傳用戶:trepb001

  • pci e PCB設(shè)計(jì)規(guī)范

    This document provides practical, common guidelines for incorporating PCI Express interconnect layouts onto Printed Circuit Boards (PCB) ranging from 4-layer desktop baseboard designs to 10- layer or more server baseboard designs. Guidelines and constraints in this document are intended for use on both baseboard and add-in card PCB designs. This includes interconnects between PCI Express devices located on the same baseboard (chip-to-chip routing) and interconnects between a PCI Express device located “down” on the baseboard and a device located “up” on an add-in card attached through a connector. This document is intended to cover all major components of the physical interconnect including design guidelines for the PCB traces, vias and AC coupling capacitors, as well as add-in card edge-finger and connector considerations. The intent of the guidelines and examples is to help ensure that good high-speed signal design practices are used and that the timing/jitter and loss/attenuation budgets can also be met from end-to-end across the PCI Express interconnect. However, while general physical guidelines and suggestions are given, they may not necessarily guarantee adequate performance of the interconnect for all layouts and implementations. Therefore, designers should consider modeling and simulation of the interconnect in order to ensure compliance to all applicable specifications. The document is composed of two main sections. The first section provides an overview of general topology and interconnect guidelines. The second section concentrates on physical layout constraints where bulleted items at the beginning of a topic highlight important constraints, while the narrative that follows offers additional insight.  

    標(biāo)簽: pci PCB 設(shè)計(jì)規(guī)范

    上傳時(shí)間: 2014-01-24

    上傳用戶:s363994250

  • PCI-E8622數(shù)據(jù)采集卡的功能介紹

    PCI-E是一種高速傳輸總線形式。

    標(biāo)簽: PCI-E 8622 數(shù)據(jù)采集卡

    上傳時(shí)間: 2013-12-18

    上傳用戶:宋桃子

主站蜘蛛池模板: 黄大仙区| 射洪县| 溧水县| 永新县| 临猗县| 兴隆县| 夹江县| 吉安市| 景洪市| 滨州市| 星子县| 观塘区| 邹平县| 星子县| 寿光市| 莱西市| 华池县| 潞西市| 吉林省| 新兴县| 紫云| 南平市| 鲁甸县| 泾源县| 桦甸市| 喀喇沁旗| 绍兴县| 衡东县| 来安县| 肥西县| 丹东市| 垣曲县| 拜城县| 临洮县| 虞城县| 奇台县| 沂南县| 景洪市| 新营市| 濮阳市| 旺苍县|