亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

Scilab-EMB

  • 基于scilab軟件的gmsk信號的調制

    基于scilab軟件的gmsk信號的調制

    標簽: scilab gmsk 軟件 信號

    上傳時間: 2013-12-04

    上傳用戶:lanhuaying

  • 使用Scilab編寫的粒子群算法

    使用Scilab編寫的粒子群算法,例子比較簡單,無混沌搜索

    標簽: Scilab 編寫 粒子群算法

    上傳時間: 2017-06-15

    上傳用戶:lnnn30

  • 基于Scilab的粒子群算法代碼

    基于Scilab的粒子群算法代碼,Scilab是一個功能和matlab差不多的開源軟件

    標簽: Scilab 粒子群算法 代碼

    上傳時間: 2017-09-14

    上傳用戶:小寶愛考拉

  • 科學計算自由軟件SCILAB基礎教程

    科學計算自由軟件SCILAB基礎教程,使用講解

    標簽: SCILAB 計算 自由軟件 基礎教程

    上傳時間: 2021-10-10

    上傳用戶:lanxin_eeworm

  • 基于AT89S51系列單片機實時語音播報的超聲波測距儀設計

    詳細介紹了一種基于單片機實時語音播報、帶有LED數碼顯示功能的脈沖反射式超聲測距系統。利用AT89S51定時功能來計算超聲波在媒質中的傳播時間,進而計算出超聲波在媒質中的傳播距離。該儀器在工業控制、能源勘探、水利監測等領域具有廣泛的應用,特別是在實時性要求比較高的領域具有更大的優勢和更廣闊的應用前景。

    標簽: 89S S51 AT 89

    上傳時間: 2013-11-27

    上傳用戶:yiwen213

  • Xilinx UltraScale:新一代架構滿足您的新一代架構需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標簽: UltraScale Xilinx 架構

    上傳時間: 2013-11-13

    上傳用戶:瓦力瓦力hong

  • Xilinx FPGA設計實例介紹

      電子發燒友網:針對目前電子發燒友網舉辦的“玩轉FPGA:iPad2,賽靈思開發板等你拿”,小編在電話回訪過程中留意到有很多參賽選手對Xilinx 公司的FPGA及其設計流程不是很熟悉,所以特意在此整理了一些相關知識,希望對大家有所幫助。當然也希望Xilinx  FPGA愛好者能跟我們一起來探討學習!   本文主要幫助大家熟悉利用ISE進行Xilinx 公司FPGA 代碼開發的基本流程。主要是幫助初學者了解和初步掌握 ISE 的使用,不需要 FPGA 的開發基礎,所以對每個步驟并不進行深入的討論。 圖 實例顯示成果圖

    標簽: Xilinx FPGA 設計實例

    上傳時間: 2013-11-06

    上傳用戶:時代將軍

  • Xilinx UltraScale:新一代架構滿足您的新一代架構需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標簽: UltraScale Xilinx 架構

    上傳時間: 2013-11-21

    上傳用戶:wxqman

  • Xilinx FPGA設計實例介紹

      電子發燒友網:針對目前電子發燒友網舉辦的“玩轉FPGA:iPad2,賽靈思開發板等你拿”,小編在電話回訪過程中留意到有很多參賽選手對Xilinx 公司的FPGA及其設計流程不是很熟悉,所以特意在此整理了一些相關知識,希望對大家有所幫助。當然也希望Xilinx  FPGA愛好者能跟我們一起來探討學習!   本文主要幫助大家熟悉利用ISE進行Xilinx 公司FPGA 代碼開發的基本流程。主要是幫助初學者了解和初步掌握 ISE 的使用,不需要 FPGA 的開發基礎,所以對每個步驟并不進行深入的討論。 圖 實例顯示成果圖

    標簽: Xilinx FPGA 設計實例

    上傳時間: 2013-10-16

    上傳用戶:腳趾頭

  • 小波分解源代碼

    小波分解源代碼,基于Scilab!Scilab是一個OpenSource的類似matlab的工具,通過該源代碼可以為開發小波分析提供參考!

    標簽: 小波分解 源代碼

    上傳時間: 2015-09-25

    上傳用戶:王小奇

主站蜘蛛池模板: 民勤县| 德化县| 汉源县| 大田县| 青海省| 冷水江市| 阿克陶县| 西丰县| 灯塔市| 襄垣县| 喀什市| 宣威市| 封开县| 甘洛县| 博兴县| 兴海县| 资中县| 独山县| 阿鲁科尔沁旗| 长顺县| 武胜县| 巴林左旗| 彩票| 柏乡县| 全州县| 宜黄县| 福建省| 枣阳市| 灵台县| 定边县| 白城市| 格尔木市| 商河县| 安吉县| 裕民县| 温州市| 城固县| 汽车| 西乌珠穆沁旗| 武定县| 绥阳县|