亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

Speed-Up

  • High-Speed Digital System Design

    Introduce High-Speed Digital System Design.

    標(biāo)簽: High-Speed Digital Design System

    上傳時(shí)間: 2013-10-20

    上傳用戶:gps6888

  • pci e PCB設(shè)計(jì)規(guī)范

    This document provides practical, common guidelines for incorporating PCI Express interconnect layouts onto Printed Circuit Boards (PCB) ranging from 4-layer desktop baseboard designs to 10- layer or more server baseboard designs. Guidelines and constraints in this document are intended for use on both baseboard and add-in card PCB designs. This includes interconnects between PCI Express devices located on the same baseboard (chip-to-chip routing) and interconnects between a PCI Express device located “down” on the baseboard and a device located “up” on an add-in card attached through a connector. This document is intended to cover all major components of the physical interconnect including design guidelines for the PCB traces, vias and AC coupling capacitors, as well as add-in card edge-finger and connector considerations. The intent of the guidelines and examples is to help ensure that good high-speed signal design practices are used and that the timing/jitter and loss/attenuation budgets can also be met from end-to-end across the PCI Express interconnect. However, while general physical guidelines and suggestions are given, they may not necessarily guarantee adequate performance of the interconnect for all layouts and implementations. Therefore, designers should consider modeling and simulation of the interconnect in order to ensure compliance to all applicable specifications. The document is composed of two main sections. The first section provides an overview of general topology and interconnect guidelines. The second section concentrates on physical layout constraints where bulleted items at the beginning of a topic highlight important constraints, while the narrative that follows offers additional insight.  

    標(biāo)簽: pci PCB 設(shè)計(jì)規(guī)范

    上傳時(shí)間: 2013-10-15

    上傳用戶:busterman

  • C8051F020

    HIGH SPEED 8051 μC CORE - Pipe-lined Instruction Architecture; Executes 70% of Instructions in 1 or 2 System Clocks - Up to 25MIPS Throughput with 25MHz System Clock - 22 Vectored Interrupt Sources MEMORY - 4352 Bytes Internal Data RAM (256 + 4k) - 64k Bytes In-System Programmable FLASH Program Memory - External Parallel Data Memory Interface – up to 5Mbytes/sec DIGITAL PERIPHERALS - 64 Port I/O; All are 5V tolerant - Hardware SMBusTM (I2CTM Compatible), SPITM, and Two UART Serial Ports Available Concurrently - Programmable 16-bit Counter/Timer Array with 5 Capture/Compare Modules - 5 General Purpose 16-bit Counter/Timers - Dedicated Watch-Dog Timer; Bi-directional Reset CLOCK SOURCES - Internal Programmable Oscillator: 2-to-16MHz - External Oscillator: Crystal, RC, C, or Clock - Real-Time Clock Mode using Timer 3 or PCA SUPPLY VOLTAGE ........................ 2.7V to 3.6V - Typical Operating Current: 10mA @ 25MHz - Multiple Power Saving Sleep and Shutdown Modes 100-Pin TQFP (64-Pin Version Available) Temperature Range: –40°C to +85°C

    標(biāo)簽: C8051F020

    上傳時(shí)間: 2013-10-12

    上傳用戶:lalalal

  • PCA82C250 PCA82C251 CAN Transc

    The PCA82C250 and PCA82C251 are advanced transceiver products for use in automotive and general industrialapplications with transfer rates up to 1 Mbit/s. They support the differential bus signal representation beingdescribed in the international standard for in-vehicle CAN high-speed applications (ISO 11898). Controller AreaNetwork (CAN) is a serial bus protocol being primarily intended for transmission of control related data between anumber of bus nodes.

    標(biāo)簽: PCA 82C Transc 82

    上傳時(shí)間: 2013-11-24

    上傳用戶:Alick

  • Xilinx UltraScale:新一代架構(gòu)滿足您的新一代架構(gòu)需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標(biāo)簽: UltraScale Xilinx 架構(gòu)

    上傳時(shí)間: 2013-11-13

    上傳用戶:瓦力瓦力hong

  • lpc2292/lpc2294 pdf datasheet

    The LPC2292/2294 microcontrollers are based on a 16/32-bit ARM7TDMI-S CPU with real-time emulation and embedded trace support, together with 256 kB of embedded high-speed flash memory. A 128-bit wide memory interface and a unique accelerator architecture enable 32-bit code execution at the maximum clock rate. For critical code size applications, the alternative 16-bit Thumb mode reduces code by more than 30 pct with minimal performance penalty. With their 144-pin package, low power consumption, various 32-bit timers, 8-channel 10-bit ADC, 2/4 (LPC2294) advanced CAN channels, PWM channels and up to nine external interrupt pins these microcontrollers are particularly suitable for automotive and industrial control applications as well as medical systems and fault-tolerant maintenance buses. The number of available fast GPIOs ranges from 76 (with external memory) through 112 (single-chip). With a wide range of additional serial communications interfaces, they are also suited for communication gateways and protocol converters as well as many other general-purpose applications. Remark: Throughout the data sheet, the term LPC2292/2294 will apply to devices with and without the /00 or /01 suffix. The suffixes /00 and /01 will be used to differentiate from other devices only when necessary.

    標(biāo)簽: lpc datasheet 2292 2294

    上傳時(shí)間: 2014-12-30

    上傳用戶:aysyzxzm

  • LPC1850 Cortex-M3內(nèi)核微控制器數(shù)據(jù)手冊

    The LPC1850/30/20/10 are ARM Cortex-M3 based microcontrollers for embeddedapplications. The ARM Cortex-M3 is a next generation core that offers systemenhancements such as low power consumption, enhanced debug features, and a highlevel of support block integration.The LPC1850/30/20/10 operate at CPU frequencies of up to 150 MHz. The ARMCortex-M3 CPU incorporates a 3-stage pipeline and uses a Harvard architecture withseparate local instruction and data buses as well as a third bus for peripherals. The ARMCortex-M3 CPU also includes an internal prefetch unit that supports speculativebranching.The LPC1850/30/20/10 include up to 200 kB of on-chip SRAM data memory, a quad SPIFlash Interface (SPIFI), a State Configuration Timer (SCT) subsystem, two High-speedUSB controllers, Ethernet, LCD, an external memory controller, and multiple digital andanalog peripherals.

    標(biāo)簽: Cortex-M 1850 LPC 內(nèi)核微控制器

    上傳時(shí)間: 2014-12-31

    上傳用戶:zhuoying119

  • LPC4300系列ARM雙核微控制器產(chǎn)品數(shù)據(jù)手冊

    The LPC4350/30/20/10 are ARM Cortex-M4 based microcontrollers for embeddedapplications. The ARM Cortex-M4 is a next generation core that offers systemenhancements such as low power consumption, enhanced debug features, and a highlevel of support block integration.The LPC4350/30/20/10 operate at CPU frequencies of up to 150 MHz. The ARMCortex-M4 CPU incorporates a 3-stage pipeline, uses a Harvard architecture withseparate local instruction and data buses as well as a third bus for peripherals, andincludes an internal prefetch unit that supports speculative branching. The ARMCortex-M4 supports single-cycle digital signal processing and SIMD instructions. Ahardware floating-point processor is integrated in the core.The LPC4350/30/20/10 include an ARM Cortex-M0 coprocessor, up to 264 kB of datamemory, advanced configurable peripherals such as the State Configurable Timer (SCT)and the Serial General Purpose I/O (SGPIO) interface, two High-speed USB controllers,Ethernet, LCD, an external memory controller, and multiple digital and analog peripherals

    標(biāo)簽: 4300 LPC ARM 雙核微控制器

    上傳時(shí)間: 2013-10-28

    上傳用戶:15501536189

  • Xilinx UltraScale:新一代架構(gòu)滿足您的新一代架構(gòu)需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標(biāo)簽: UltraScale Xilinx 架構(gòu)

    上傳時(shí)間: 2013-11-21

    上傳用戶:wxqman

  • pci e PCB設(shè)計(jì)規(guī)范

    This document provides practical, common guidelines for incorporating PCI Express interconnect layouts onto Printed Circuit Boards (PCB) ranging from 4-layer desktop baseboard designs to 10- layer or more server baseboard designs. Guidelines and constraints in this document are intended for use on both baseboard and add-in card PCB designs. This includes interconnects between PCI Express devices located on the same baseboard (chip-to-chip routing) and interconnects between a PCI Express device located “down” on the baseboard and a device located “up” on an add-in card attached through a connector. This document is intended to cover all major components of the physical interconnect including design guidelines for the PCB traces, vias and AC coupling capacitors, as well as add-in card edge-finger and connector considerations. The intent of the guidelines and examples is to help ensure that good high-speed signal design practices are used and that the timing/jitter and loss/attenuation budgets can also be met from end-to-end across the PCI Express interconnect. However, while general physical guidelines and suggestions are given, they may not necessarily guarantee adequate performance of the interconnect for all layouts and implementations. Therefore, designers should consider modeling and simulation of the interconnect in order to ensure compliance to all applicable specifications. The document is composed of two main sections. The first section provides an overview of general topology and interconnect guidelines. The second section concentrates on physical layout constraints where bulleted items at the beginning of a topic highlight important constraints, while the narrative that follows offers additional insight.  

    標(biāo)簽: pci PCB 設(shè)計(jì)規(guī)范

    上傳時(shí)間: 2014-01-24

    上傳用戶:s363994250

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
日韩亚洲欧美高清| 亚洲国内在线| 国产精品成人一区| 亚洲欧美国产高清va在线播| 免费看成人av| 亚洲第一页中文字幕| 开元免费观看欧美电视剧网站| 欧美午夜精品理论片a级按摩 | 欧美日韩精品久久久| 在线看不卡av| 麻豆国产va免费精品高清在线| 亚洲国产经典视频| 免费国产一区二区| 亚洲精品国产品国语在线app | 国产亚洲一区二区三区在线播放 | 久久成人综合视频| 亚洲电影专区| 久久久国产亚洲精品| 亚洲国产电影| 欧美日韩亚洲系列| 久久久视频精品| 日韩写真在线| 欧美一区亚洲一区| 国产精品videosex极品| 欧美在线播放一区二区| 亚洲国产精品视频一区| 欧美日韩精品欧美日韩精品| 国产精品一区=区| 米奇777在线欧美播放| 亚洲视频精品在线| 亚洲福利免费| 国产精品免费看| 免费欧美在线视频| 亚洲欧洲99久久| 99精品国产99久久久久久福利| 国产一区视频在线观看免费| 欧美午夜精品久久久久久久| 欧美va天堂| 久久久久久久久久久久久女国产乱| 99re6这里只有精品视频在线观看| 国产日韩精品综合网站| 欧美视频不卡| 国产精品多人| 欧美日韩亚洲综合在线| 欧美日韩国产成人精品| 欧美aⅴ一区二区三区视频| 免费亚洲电影在线| 你懂的一区二区| 男人插女人欧美| 欧美日韩亚洲网| 欧美日韩国产色站一区二区三区| 免费av成人在线| 欧美3dxxxxhd| 欧美激情二区三区| 国产精品久久久久aaaa九色| 国产精品狠色婷| 亚洲国产成人av| 亚洲免费网站| 欧美极品在线观看| 国产精品久久久久一区| 国产精品主播| 亚洲激情亚洲| 亚洲欧美综合另类中字| 久久偷看各类wc女厕嘘嘘偷窃| 久久久久国色av免费观看性色| 久久蜜桃香蕉精品一区二区三区| 欧美影院视频| 国产精品卡一卡二卡三| 国产精品福利网| 久久精品视频一| 欧美三级中文字幕在线观看| 欧美日韩亚洲一区二区| 国产一区二区三区久久精品| 亚洲日本视频| 欧美在线观看你懂的| 欧美精品一区二区三区在线看午夜| 久热re这里精品视频在线6| 久久久久久午夜| 久久综合综合久久综合| 亚洲精品之草原avav久久| 国产精品久久国产精品99gif| 欧美日韩综合久久| 亚洲制服丝袜在线| 久久精品论坛| 亚洲欧美日韩网| 久久男人av资源网站| 国产精品久久久久久超碰| 亚洲精品乱码久久久久久按摩观 | 国产欧美一区二区三区另类精品| 国产一区二区三区在线免费观看 | 久久久国产视频91| 欧美日韩国产一级片| 欧美午夜久久| 亚洲伊人伊色伊影伊综合网 | 国产在线播放一区二区三区| 亚洲激情视频在线播放| 久久久久久伊人| 国产精品视频999| 亚洲性感激情| 欧美成人中文| 亚洲免费播放| 欧美日韩精品一本二本三本| 亚洲大黄网站| 欧美亚洲免费电影| 国产精品久久久久久亚洲调教| 黄色精品一区| 欧美在线网站| 国产亚洲午夜| 久久天天躁狠狠躁夜夜av| 国产精品一区二区在线| 亚洲第一精品夜夜躁人人躁 | 亚洲视频自拍偷拍| 欧美日韩国产成人在线91| av成人国产| 欧美日韩一区二区三区在线看| 亚洲精选一区| 国产精品乱码| 欧美一级在线视频| 国内一区二区在线视频观看| 久久精品国产精品 | 在线观看视频一区| 欧美日韩亚洲激情| 久久精品噜噜噜成人av农村| 亚洲国产精品欧美一二99| 欧美精品一区二区三区在线播放| 亚洲欧洲另类国产综合| 国产欧美日韩免费| 欧美激情综合五月色丁香小说 | 国产九九精品视频| 欧美理论大片| 久久精品久久99精品久久| 激情五月综合色婷婷一区二区| 欧美国产日韩视频| 欧美在线三区| 99精品视频免费在线观看| 国产免费一区二区三区香蕉精| 久久免费国产| 久久久久免费| 亚洲综合国产激情另类一区| 黑人巨大精品欧美黑白配亚洲| 欧美视频在线不卡| 欧美片第1页综合| 欧美午夜国产| 欧美日韩一区二区三区在线| 国产精品欧美一区二区三区奶水| 欧美激情综合色| 欧美日韩在线视频首页| 欧美日韩国产在线看| 欧美日韩成人在线观看| 欧美日韩直播| 国产精品美女久久久浪潮软件| 欧美日韩免费观看一区| 欧美日韩一区二区三| 国产精品成av人在线视午夜片| 欧美激情精品久久久久久蜜臀| 玖玖玖国产精品| 欧美日韩麻豆| 亚洲成在线观看| 这里只有视频精品| 欧美一区二区精品| 欧美国产日韩xxxxx| 欧美日韩一区在线播放| 国产噜噜噜噜噜久久久久久久久| 国内成人在线| 宅男在线国产精品| 久久亚洲国产成人| 国产精品wwwwww| 国产一区视频在线观看免费| 红桃视频国产一区| 久久久国产视频91| 国产精品久久久久国产a级| 国产一区二区三区四区老人| 亚洲激情影院| 久久精品国产精品亚洲综合| 免费看亚洲片| 依依成人综合视频| 一区二区欧美精品| 欧美不卡视频一区| 国产精品欧美一区二区三区奶水 | 一区二区在线视频| 午夜精品久久久久久久久久久久| 欧美.日韩.国产.一区.二区| 国产区在线观看成人精品| 久久av最新网址| 国产嫩草一区二区三区在线观看| 99精品视频免费观看| 免费视频亚洲| 伊人久久综合| 久久久久国产精品厨房| 欧美精品电影在线| 日韩视频中文| 欧美精品免费在线| 亚洲黄色精品| 欧美激情欧美激情在线五月| 国产精品一区二区久久久久| 亚洲精品一区二区三区99| 久久国产精品99精品国产| 国产精品视频免费观看| 欧美在线视频播放| 激情成人在线视频|