亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

bits

  • XAPP228 -Virtex器件內(nèi)的四端口存儲器

    This application note describes how the existing dual-port block memories in the Spartan™-IIand Virtex™ families can be used as Quad-Port memories. This essentially involves a dataaccess time (halved) versus functionality (doubled) trade-off. The overall bandwidth of the blockmemory in terms of bits per second will remain the same.

    標簽: Virtex XAPP 228 器件

    上傳時間: 2013-11-08

    上傳用戶:lou45566

  • XAPP740利用AXI互聯(lián)設計高性能視頻系統(tǒng)

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標簽: XAPP 740 AXI 互聯(lián)

    上傳時間: 2013-11-14

    上傳用戶:fdmpy

  • WP150-解決數(shù)兆兆位及更高的網(wǎng)絡挑戰(zhàn)

      In today’s world of modular networking and telecommunications design, it is becomingincreasingly difficult to keep alignment with the many different and often changing interfaces,both inter-board and intra-board. Each manufacturer has their own spin on the way in whichdevices are connected. To satisfy the needs of our customers, we must be able to support alltheir interface requirements. For us to be able to make products for many customers, we mustadopt a modular approach to the design. This modularity is the one issue that drives the majorproblem of shifting our bits from one modular interface to another.

    標簽: 150 WP 兆兆 網(wǎng)絡

    上傳時間: 2013-11-25

    上傳用戶:suicone

  • 最詳細的NIOSII教程

      核心板配置    核心板配置癿FPGA芯片是Cyclone II系列癿EP2C8Q208C,具有8256個LEs,36個M4K RAM blocks (4Kbits plus 512 parity bits),同時具有165,888bit癿RAM,支持18個Embedded multipliers和2個PLL,資源配備十分豐富。實驗證明,返款芯片在嵌入NIOS II軟核將黑釐開収板癿所有外謳全部跑起來,僅占全部資源癿70-80% ;    核心板同時配備了64Mbit癿SDRAM,對亍運行NIOS軟核提供了有力癿保障,返款芯片為時鐘頻率有143MHz,實驗證明,NIOS II軟核主頻可以平穩(wěn)運行120MHz,速度迓是相當忚癿;    16Mbit癿配置芯片也為返款核心板增色丌少,丌僅可以存儲配置信息,同時迓可以實現(xiàn)NIOS II軟件程序存儲,你編寫癿程序再大也沒有后頊乀憂了。    20M癿有源晶振也是必丌可少癿,他是整個系統(tǒng)癿時鐘源泉;4個LED對亍調(diào)試來說更是提供了徑多方便;復位按鍵,重新配置按鍵,配置指示燈一個也丌能少;同時支持AS模式和JTAG模式;    除此以外,核心板一個更大的特點是它可以獨立亍底板單獨運行,為此配備了5V癿電源接口,高質(zhì)量癿紅色開關,為了安全迓加入了自恢復保險絲。當然擴展口是丌能少癿,除了SDRAM占用癿38個IO口外,其他100個IO全部擴展出來,為大家可以迕行自我擴展實驗做好了充分癿準備。   四、 下擴展板配置   為了讓FPGA収揮它癿強大功能,黑釐開収板為其謳計一款資源豐富癿下擴展板(乀所以叨下擴展板,是因為我們后續(xù)迓會有上擴展板)。下面我們就來簡單介終一下下擴展板癿資源配置。    支持網(wǎng)絡功能,配置ENC28J60網(wǎng)口芯片。ENC28J60是Microchip Technology(美國微芯科技公司)推出癿28引腳獨立以太網(wǎng)控刢器。目前市場上大部分以太網(wǎng)控刢器癿封裝均赸過80引腳,而符吅IEEE 802.3協(xié)議癿ENC28J60叧有28引腳,既能提供相應癿功能,又可以大大簡化相關謳計,減小空間;    支持USB功能,配置CH376芯片。CH376 支持USB 謳備方式和USB 主機方式,幵丏內(nèi)置了USB 途訊協(xié)議癿基本固件,內(nèi)置了處理Mass-Storage海量存儲謳備癿與用途訊協(xié)議癿固件,內(nèi)置了SD 卡癿途訊接口固件,內(nèi)置了FAT16和FAT32 以及FAT12 文件系統(tǒng)癿管理固件,支持常用癿USB 存儲謳備(包括U 盤/USB 硬盤/USB 閃存盤/USB 讀卡器)和SD 卡(包括標準容量SD 卡和高容量HC-SD 卡以及協(xié)議兼容癿MMC 卡和TF 卡);    支持板載128*64的點陣LCD。ST7565P控刢芯片,內(nèi)置DC/DC電路,途過軟件調(diào)節(jié)對比度。該芯片支持,幵口和串口丟種方式;

    標簽: NIOSII 教程

    上傳時間: 2013-11-23

    上傳用戶:ouyangtongze

  • 基于(英蓓特)STM32V100的串口程序

    This example provides a description of how  to use the USART with hardware flowcontrol and communicate with the Hyperterminal.First, the USART2 sends the TxBuffer to the hyperterminal and still waiting fora string from the hyperterminal that you must enter which must end by '\r'character (keypad ENTER button). Each byte received is retransmitted to theHyperterminal. The string that you have entered is stored in the RxBuffer array. The receivebuffer have a RxBufferSize bytes as maximum. The USART2 is configured as follow:    - BaudRate = 115200 baud      - Word Length = 8 bits    - One Stop Bit    - No parity    - Hardware flow control enabled (RTS and CTS signals)    - Receive and transmit enabled    - USART Clock disabled    - USART CPOL: Clock is active low    - USART CPHA: Data is captured on the second edge     - USART LastBit: The clock pulse of the last data bit is not output to                      the SCLK pin

    標簽: V100 STM 100 32V

    上傳時間: 2013-10-31

    上傳用戶:yy_cn

  • XAPP228 -Virtex器件內(nèi)的四端口存儲器

    This application note describes how the existing dual-port block memories in the Spartan™-IIand Virtex™ families can be used as Quad-Port memories. This essentially involves a dataaccess time (halved) versus functionality (doubled) trade-off. The overall bandwidth of the blockmemory in terms of bits per second will remain the same.

    標簽: Virtex XAPP 228 器件

    上傳時間: 2014-01-24

    上傳用戶:15527161163

  • XAPP740利用AXI互聯(lián)設計高性能視頻系統(tǒng)

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標簽: XAPP 740 AXI 互聯(lián)

    上傳時間: 2013-11-23

    上傳用戶:shen_dafa

  • RSA的小程序

    RSA的小程序,源碼產(chǎn)生隨機素數(shù)調(diào)用方法:N.GetPrime(bits)返回值:N被賦值為一個bits位(0x100000000進制長度)的素數(shù)

    標簽: RSA 程序

    上傳時間: 2014-01-19

    上傳用戶:lps11188

  • In each step the LZSS algorithm sends either a character or a <position, length> pair. Among t

    In each step the LZSS algorithm sends either a character or a <position, length> pair. Among these, perhaps character "e" appears more frequently than "x", and a <position, length> pair of length 3 might be commoner than one of length 18, say. Thus, if we encode the more frequent in fewer bits and the less frequent in more bits, the total length of the encoded text will be diminished. This consideration suggests that we use Huffman or arithmetic coding, preferably of adaptive kind, along with LZSS.

    標簽: algorithm character position either

    上傳時間: 2014-01-27

    上傳用戶:wang0123456789

  • Interface Fiche Technique : Langage de programmation : Visual Basic 5.0 Support : Une version de Win

    Interface Fiche Technique : Langage de programmation : Visual Basic 5.0 Support : Une version de Windows en 32 bits (Windows 95, OSR1, OSR2 ou Windows 98 ou Windows NT) Auteurs : Matthieu Poulain et Jean-Marc Mangin Date : 10/03/1

    標簽: programmation Interface Technique Langage

    上傳時間: 2013-12-05

    上傳用戶:z754970244

主站蜘蛛池模板: 晋中市| 平潭县| 疏勒县| 大宁县| 富蕴县| 汾阳市| 清新县| 句容市| 大名县| 伽师县| 且末县| 双桥区| 花莲县| 崇明县| 乌拉特前旗| 垦利县| 介休市| 石楼县| 南平市| 怀集县| 博爱县| 马鞍山市| 西乌| 都兰县| 澄江县| 汤阴县| 大同县| 双鸭山市| 承德市| 双辽市| 普定县| 介休市| 巴南区| 芮城县| 横峰县| 巫溪县| 英吉沙县| 泽库县| 夏河县| 平安县| 子洲县|