亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

multi-Rate

  • Input Signal Rise and Fall Tim

    All inputs of the C16x family have Schmitt-Trigger input characteristics. These Schmitt-Triggers are intended to always provide proper internal low and high levels, even if anundefined voltage level (between TTL-VIL and TTL-VIH) is externally applied to the pin.The hysteresis of these inputs, however, is very small, and can not be properly used in anapplication to suppress signal noise, and to shape slow rising/falling input transitions.Thus, it must be taken care that rising/falling input signals pass the undefined area of theTTL-specification between VIL and VIH with a sufficient rise/fall time, as generally usualand specified for TTL components (e.g. 74LS series: gates 1V/us, clock inputs 20V/us).The effect of the implemented Schmitt-Trigger is that even if the input signal remains inthe undefined area, well defined low/high levels are generated internally. Note that allinput signals are evaluated at specific sample points (depending on the input and theperipheral function connected to it), at that signal transitions are detected if twoconsecutive samples show different levels. Thus, only the current level of an input signalat these sample points is relevant, that means, the necessary rise/fall times of the inputsignal is only dependant on the sample rate, that is the distance in time between twoconsecutive evaluation time points. If an input signal, for instance, is sampled throughsoftware every 10us, it is irrelevant, which input level would be seen between thesamples. Thus, it would be allowable for the signal to take 10us to pass through theundefined area. Due to the sample rate of 10us, it is assured that only one sample canoccur while the signal is within the undefined area, and no incorrect transition will bedetected. For inputs which are connected to a peripheral function, e.g. capture inputs, thesample rate is determined by the clock cycle of the peripheral unit. In the case of theCAPCOM unit this means a sample rate of 400ns @ 20MHz CPU clock. This requiresinput signals to pass through the undefined area within these 400ns in order to avoidmultiple capture events.For input signals, which do not provide the required rise/fall times, external circuitry mustbe used to shape the signal transitions.In the attached diagram, the effect of the sample rate is shown. The numbers 1 to 5 in thediagram represent possible sample points. Waveform a) shows the result if the inputsignal transition time through the undefined TTL-level area is less than the time distancebetween the sample points (sampling at 1, 2, 3, and 4). Waveform b) can be the result ifthe sampling is performed more than once within the undefined area (sampling at 1, 2, 5,3, and 4).Sample points:1. Evaluation of the signal clearly results in a low level2. Either a low or a high level can be sampled here. If low is sampled, no transition willbe detected. If the sample results in a high level, a transition is detected, and anappropriate action (e.g. capture) might take place.3. Evaluation here clearly results in a high level. If the previous sample 2) had alreadydetected a high, there is no change. If the previous sample 2) showed a low, atransition from low to high is detected now.

    標簽: Signal Input Fall Rise

    上傳時間: 2013-10-23

    上傳用戶:copu

  • 介紹C16x系列微控制器的輸入信號升降時序圖及特性

    All inputs of the C16x family have Schmitt-Trigger input characteristics. These Schmitt-Triggers are intended to always provide proper internal low and high levels, even if anundefined voltage level (between TTL-VIL and TTL-VIH) is externally applied to the pin.The hysteresis of these inputs, however, is very small, and can not be properly used in anapplication to suppress signal noise, and to shape slow rising/falling input transitions.Thus, it must be taken care that rising/falling input signals pass the undefined area of theTTL-specification between VIL and VIH with a sufficient rise/fall time, as generally usualand specified for TTL components (e.g. 74LS series: gates 1V/us, clock inputs 20V/us).The effect of the implemented Schmitt-Trigger is that even if the input signal remains inthe undefined area, well defined low/high levels are generated internally. Note that allinput signals are evaluated at specific sample points (depending on the input and theperipheral function connected to it), at that signal transitions are detected if twoconsecutive samples show different levels. Thus, only the current level of an input signalat these sample points is relevant, that means, the necessary rise/fall times of the inputsignal is only dependant on the sample rate, that is the distance in time between twoconsecutive evaluation time points. If an input signal, for instance, is sampled throughsoftware every 10us, it is irrelevant, which input level would be seen between thesamples. Thus, it would be allowable for the signal to take 10us to pass through theundefined area. Due to the sample rate of 10us, it is assured that only one sample canoccur while the signal is within the undefined area, and no incorrect transition will bedetected. For inputs which are connected to a peripheral function, e.g. capture inputs, thesample rate is determined by the clock cycle of the peripheral unit. In the case of theCAPCOM unit this means a sample rate of 400ns @ 20MHz CPU clock. This requiresinput signals to pass through the undefined area within these 400ns in order to avoidmultiple capture events.

    標簽: C16x 微控制器 輸入信號 時序圖

    上傳時間: 2014-04-02

    上傳用戶:han_zh

  • 68HC05K0 Infra-red Remote Cont

    The MC68HC05K0 is a low cost, low pin countsingle chip microcomputer with 504 bytes of userROM and 32 bytes of RAM. The MC68HC05K0 isa member of the 68HC05K series of devices whichare available in 16-pin DIL or SOIC packages.It uses the same CPU as the other devices in the68HC05 family and has the same instructions andregisters. Additionally, the device has a 15-stagemulti-function timer and 10 general purposebi-directional I/0 lines. A mask option is availablefor software programmable pull-downs on all ofthe I/O pins and four of the pins are capable ofgenerating interrupts.The device is ideally suited for remote-controlkeyboard applications because the pull-downs andthe interrupt drivers on the port pins allowkeyboards to be built without any externalcomponents except the keys themselves. There isno need for external pull-up or pull-down resistors,or diodes for wired-OR interrupts, as these featuresare already designed into the device.

    標簽: Infra-red Remote Cont 05K

    上傳時間: 2014-01-24

    上傳用戶:zl5712176

  • 基于單片機的汽車多功能報警系統設計

    基于單片機的汽車多功能報警系統設計The Design of Automobile Multi-function AlarmingBased on Single Chip Computer劉法治趙明富寧睡達(河 南 科 技 學 院 ,新 鄉 453 00 3)摘要介紹了一種基于單片機控制的汽車多功能報警系統,它能對汽車的潤滑系統油壓、制動系統氣壓、冷卻系統溫度、輪胎欠壓及防盜進行自動檢測,并在發現異常情況時,發出聲光報警。闡述了該報警系統的硬件組成及軟件設計方法。關鍵詞單片機傳感器數模轉換報警Abstract Am ulti-fimctiona utomobilea larnungs ystemb asedo ns inglec hipc omputerco ntorlis in torducedin th isp aper.Th eo ilpr essuero flu bricatesystem, air pressure of braking system, temperature of cooling system, under pressure of tyre and guard against theft, detected automaticaly場thesystem. Audio and visual alarms wil be provided under abnormal conditions廠The hardware composition and software design of the system, described.Keywords Singlec hipc omputer Sensor Digital-t-oanaloguec onversion Alarmin 汽車多功能報苦器硬件系統設計根據 系 統 實際需要和產品性價比,選用ATMEL公司新生產的采用CMOs工藝的低功耗、高性能8位單片機AT89S52作為系統的控制器。AT89S52的片內有8k Bytes LSP Flash閃爍存儲器,可進行100(〕次寫、擦除操作;256Bytes內部數據存儲器(RAM);3 2 根可編程輸N輸出線;2個可編程全雙工串行通道;看門狗(WTD)電路等。系統由傳感器、單片機、模數轉換器、無線信號發射電路、指示燈驅動電路、聲光報警驅動電KD一9563,發出三聲二閃光。并觸發一個高電平,驅動無線信號發射電路。

    標簽: 單片機 汽車 多功能 報警

    上傳時間: 2013-11-09

    上傳用戶:gxmm

  • PL2303 USB to Serial Adapter

    The PL2303 USB to Serial adapter is your smart and convenient accessory forconnecting RS-232 serial devices to your USB-equipped Windows host computer. Itprovides a bridge connection with a standard DB 9-pin male serial port connector inone end and a standard Type-A USB plug connector on the other end. You simplyattach the serial device onto the serial port of the cable and plug the USB connectorinto your PC USB port. It allows a simple and easy way of adding serial connectionsto your PC without having to go thru inserting a serial card and traditional portconfiguration.This USB to Serial adapter is ideal for connecting modems, cellular phones, PDAs,digital cameras, card readers and other serial devices to your computer. It providesserial connections up to 1Mbps of data transfer rate. And since USB does not requireany IRQ resource, more devices can be attached to the system without the previoushassles of device and resource conflicts.Finally, the PL-2303 USB to Serial adapter is a fully USB Specification compliantdevice and therefore supports advanced power management such as suspend andresume operations as well as remote wakeup. The PL-2303 USB Serial cable adapteris designed to work on all Windows operating systems.

    標簽: Adapter Serial 2303 USB

    上傳時間: 2013-11-01

    上傳用戶:ghostparker

  • Xilinx UltraScale:新一代架構滿足您的新一代架構需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標簽: UltraScale Xilinx 架構

    上傳時間: 2013-11-13

    上傳用戶:瓦力瓦力hong

  • XAPP806 -決定DDR反饋時鐘的最佳DCM相移

    This application note describes how to build a system that can be used for determining theoptimal phase shift for a Double Data Rate (DDR) memory feedback clock. In this system, theDDR memory is controlled by a controller that attaches to either the OPB or PLB and is used inan embedded microprocessor application. This reference system also uses a DCM that isconfigured so that the phase of its output clock can be changed while the system is running anda GPIO core that controls that phase shift. The GPIO output is controlled by a softwareapplication that can be run on a PowerPC® 405 or Microblaze™ microprocessor.

    標簽: XAPP 806 DDR DCM

    上傳時間: 2013-10-15

    上傳用戶:euroford

  • XAPP740利用AXI互聯設計高性能視頻系統

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標簽: XAPP 740 AXI 互聯

    上傳時間: 2013-11-14

    上傳用戶:fdmpy

  • 多遠程二極管溫度傳感器 (Design Considerat

    多遠程二極管溫度傳感器-Design Considerations for pc thermal management Multiple RDTS (remote diode temperature sensing) provides the most accurate method of sensing an IC’s junction temperature. It overcomes thermal gradient and placement issues encountered when trying to place external sensors. PCB component count decreases when using a device that provides multiple inputs.Better temperature sensing improves product performance and reliability. Disk drive data integrity suffers at elevated temperatures. IBM published an article stating that a 5°C rise in operating temperature causes a 15% increase in the drive’s failure rate. The overall performance of a system can be improved by providing a more accurate temperature measurement of the most critical devices allowing them to run just a few degrees hotter.The LM83 directly senses its own temperature and the temperature of three external PN junctions. One is dedicated to the CPU of choice, the other two go to other parts of your system that need thermal monitoring such as the disk drive or graphics chip. The SMBus-compatible LM83 supports SMBus timeout and logic levels. The LM83 has two interrupt outputs; one for user-programmable limits and WATCHDOG capability (INT), the other is a Critical Temperature Alarm output (T_CRIT_A) for system power supply shutdown.

    標簽: Considerat Design 遠程 二極管

    上傳時間: 2014-12-21

    上傳用戶:ljd123456

  • NCV7356單線CANBUS收發器數據手冊

    The NCV7356 is a physical layer device for a single wire data linkcapable of operating with various Carrier Sense Multiple Accesswith Collision Resolution (CSMA/CR) protocols such as the BoschController Area Network (CAN) version 2.0. This serial data linknetwork is intended for use in applications where high data rate is notrequired and a lower data rate can achieve cost reductions in both thephysical media components and in the microprocessor and/ordedicated logic devices which use the network.The network shall be able to operate in either the normal data ratemode or a high-speed data download mode for assembly line andservice data transfer operations. The high-speed mode is onlyintended to be operational when the bus is attached to an off-boardservice node. This node shall provide temporary bus electrical loadswhich facilitate higher speed operation. Such temporary loads shouldbe removed when not performing download operations.The bit rate for normal communications is typically 33 kbit/s, forhigh-speed transmissions like described above a typical bit rate of83 kbit/s is recommended. The NCV7356 features undervoltagelockout, timeout for faulty blocked input signals, output blankingtime in case of bus ringing and a very low sleep mode current.

    標簽: CANBUS 7356 NCV 單線

    上傳時間: 2013-10-24

    上傳用戶:s藍莓汁

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
激情久久婷婷| 亚洲高清一区二| 久久精品男女| 久久综合九色综合久99| 欧美sm重口味系列视频在线观看| 欧美日韩精品久久| 国产日韩欧美二区| 日韩一区二区精品| 久久久av水蜜桃| 欧美日韩午夜在线| 国产精品人人做人人爽| 亚洲精品乱码视频| 欧美在线观看www| 欧美日韩国产综合新一区| 国产精品成人在线观看| 精品91久久久久| 亚洲深夜影院| 欧美激情导航| 亚洲成人在线网站| 欧美日韩理论| 亚洲理论在线| 毛片av中文字幕一区二区| 国产亚洲毛片在线| 亚洲一区二区免费视频| 欧美激情综合网| 韩国一区二区三区在线观看| 亚洲欧美日韩国产一区二区| 欧美激情视频在线播放| 国产视频一区二区三区在线观看| 夜夜爽夜夜爽精品视频| 欧美国产精品| 亚洲精品视频啊美女在线直播| 欧美一级理论性理论a| 欧美日韩精品免费观看视一区二区| 影音先锋日韩精品| 久久色在线观看| 国内精品久久久久久影视8| 新片速递亚洲合集欧美合集| 欧美日韩一区二区三区在线视频| 9久草视频在线视频精品| 欧美国产丝袜视频| 欧美亚洲在线视频| 欧美福利视频| 国产亚洲一区二区在线观看| 欧美一区二区三区在线免费观看| 国产精品www.| 欧美在线视频免费播放| 国产一区自拍视频| 久久先锋影音av| 亚洲人成网站777色婷婷| 女女同性精品视频| 99视频日韩| 国产精品亚洲综合一区在线观看| 亚洲女性裸体视频| 精品电影在线观看| 欧美高清视频在线播放| 亚洲看片网站| 国产亚洲精品v| 久久亚洲影院| 99在线精品免费视频九九视| 欧美日韩免费在线| 小处雏高清一区二区三区| 亚洲国产三级| 欧美午夜电影完整版| 欧美一区免费视频| 亚洲蜜桃精久久久久久久| 国产精品超碰97尤物18| 久久人人97超碰国产公开结果| 亚洲韩国青草视频| 国产精品男gay被猛男狂揉视频| 久久午夜国产精品| 一本久久综合| 国产一区二区三区四区hd| 欧美精品一区二区高清在线观看| 中文久久乱码一区二区| 在线精品在线| 国产精一区二区三区| 久久综合电影一区| 午夜精品美女久久久久av福利| 在线成人国产| 久久综合色8888| 欧美淫片网站| 亚洲深夜福利视频| 亚洲精品美女久久久久| 国产一区二区三区久久悠悠色av | 欧美午夜精品久久久久久浪潮| 久久国产成人| 在线亚洲免费视频| 狠狠爱www人成狠狠爱综合网| 国产精品热久久久久夜色精品三区 | 国内精品国语自产拍在线观看| 欧美性猛交一区二区三区精品| 欧美成人69av| 久热精品视频在线观看一区| 亚洲欧美日韩综合| 在线亚洲高清视频| 中日韩高清电影网| 亚洲精品综合久久中文字幕| 国产精品国产三级国产普通话99| 欧美日韩成人在线| 牛人盗摄一区二区三区视频| 久久久久久久国产| 久久久精品网| 久久精品视频在线免费观看| 欧美一区三区二区在线观看| 亚洲视频一区二区| av成人免费观看| 亚洲一区国产视频| 亚洲一级影院| 欧美一区二区福利在线| 亚洲一级黄色| 亚洲尤物在线| 欧美在线一二三| 香蕉久久夜色精品| 老司机精品视频网站| 久久夜色精品一区| 蜜臀av一级做a爰片久久| 欧美国产一区二区在线观看| 欧美成va人片在线观看| 欧美日韩视频在线一区二区| 欧美性开放视频| 国产精品一区二区在线观看网站| 国产精品久久久久999| 国产精品热久久久久夜色精品三区| 狠狠88综合久久久久综合网| …久久精品99久久香蕉国产| 亚洲国产成人av| 中文亚洲欧美| 欧美一区二区在线播放| 欧美日韩国产免费| 国产视频一区欧美| 一区二区三区在线视频免费观看| 亚洲国产婷婷香蕉久久久久久| 亚洲免费观看在线视频| 亚洲女女女同性video| 久久露脸国产精品| 欧美日韩黄色一区二区| 国内精品嫩模av私拍在线观看 | 欧美日韩另类国产亚洲欧美一级| 国产精品久久7| 国产午夜精品美女毛片视频| 亚洲成人在线网站| 亚洲欧美国产制服动漫| 久久五月天婷婷| 国产精品乱码一区二区三区| 黄色成人91| 亚洲视频在线观看| 久久综合色一综合色88| 欧美网站在线观看| 国产一区三区三区| 亚洲手机成人高清视频| 久久国产精品高清| 欧美午夜片在线观看| 国产欧美另类| 一区二区三区导航| 麻豆国产精品一区二区三区| 欧美日韩国产综合久久| 国产女人精品视频| 亚洲国内欧美| 美女在线一区二区| 国产亚洲一级高清| 亚洲女人天堂成人av在线| 免费一级欧美在线大片| 亚洲国产精品欧美一二99| 欧美一区二区福利在线| 欧美高清在线观看| 国产欧美精品在线| 亚洲免费在线精品一区| 欧美日韩亚洲视频一区| 亚洲欧洲精品一区二区三区波多野1战4| 中国成人在线视频| 久久天堂国产精品| 国产字幕视频一区二区| 亚洲一区网站| 国产乱码精品一区二区三| 亚洲色无码播放| 国产精品a级| 一区二区三区四区五区精品视频| 欧美成人午夜视频| 亚洲免费av观看| 欧美日韩国产首页| 一区二区三区**美女毛片| 欧美日韩xxxxx| 亚洲视频欧美在线| 国产精品网站视频| 欧美一区二区三区在线视频| 国内精品嫩模av私拍在线观看| 午夜久久美女| 激情自拍一区| 欧美99在线视频观看| 亚洲精品乱码久久久久久蜜桃91 | 亚洲高清激情| 久热这里只精品99re8久| 91久久精品国产91性色| 欧美精品18+| aⅴ色国产欧美| 国产欧美日韩精品丝袜高跟鞋| 欧美一区午夜精品| 亚洲精品欧美在线| 国产精品成人在线|