亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁(yè)| 資源下載| 資源專輯| 精品軟件
登錄| 注冊(cè)

parallel-plate

  • LPC315x系列ARM微控制器用戶手冊(cè)

    The NXP LPC315x combine an 180 MHz ARM926EJ-S CPU core, High-speed USB 2.0OTG, 192 KB SRAM, NAND flash controller, flexible external bus interface, an integratedaudio codec, Li-ion charger, Real-Time Clock (RTC), and a myriad of serial and parallelinterfaces in a single chip targeted at consumer, industrial, medical, and communicationmarkets. To optimize system power consumption, the LPC315x have multiple powerdomains and a very flexible Clock Generation Unit (CGU) that provides dynamic clockgating and scaling.The LPC315x is implemented as multi-chip module with two side-by-side dies, one fordigital fuctions and one for analog functions, which include a Power Supply Unit (PSU),audio codec, RTC, and Li-ion battery charger.

    標(biāo)簽: 315x LPC 315 ARM

    上傳時(shí)間: 2014-01-17

    上傳用戶:Altman

  • Xilinx UltraScale:新一代架構(gòu)滿足您的新一代架構(gòu)需求(EN)

      中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html   Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture    The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications.   The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation.   Some of the UltraScale architecture breakthroughs include:   • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50%    • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability   • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization   • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard    • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets   • Greatly enhanced DSP and packet handling   The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.

    標(biāo)簽: UltraScale Xilinx 架構(gòu)

    上傳時(shí)間: 2013-11-21

    上傳用戶:wxqman

  • XAPP482 - MicroBlaze Platform Flash,PROM 引導(dǎo)加載器和用戶數(shù)據(jù)存儲(chǔ)

        本應(yīng)用指南講述一種實(shí)用的 MicroBlaze™ 系統(tǒng),用于在非易失性 Platform Flash PROM 中存儲(chǔ)軟件代碼、用戶數(shù)據(jù)和配置數(shù)據(jù),以簡(jiǎn)化系統(tǒng)設(shè)計(jì)和降低成本。另外,本應(yīng)用指南還介紹一種可移植的硬件設(shè)計(jì)、一個(gè)軟件設(shè)計(jì)以及在實(shí)現(xiàn)流程中使用的其他腳本實(shí)用工具。   簡(jiǎn)介許多 FPGA 設(shè)計(jì)都集成了使用 MicroBlaze 和 PowerPC™ 處理器的軟件嵌入式系統(tǒng),這些設(shè)計(jì)同時(shí)使用外部易失性存儲(chǔ)器來執(zhí)行軟件代碼。使用易失性存儲(chǔ)器的系統(tǒng)還必須包含一個(gè)非易失性器件,用來在斷電期間存儲(chǔ)軟件代碼。大多數(shù) FPGA 系統(tǒng)都在電路板上使用 Platform FlashPROM (在本文中稱作 PROM),用于在上電時(shí)加載 FPGA 配置數(shù)據(jù)。另外,許多應(yīng)用還可能使用其他非易失性器件(如 SPI Flash、Parallel Flash 或 PIC)來保存 MAC 地址等少量用戶數(shù)據(jù),因此導(dǎo)致系統(tǒng)電路板上存在大量非易失性器件。

    標(biāo)簽: MicroBlaze Platform Flash XAPP

    上傳時(shí)間: 2013-10-15

    上傳用戶:rocwangdp

  • 基于CPLD的QDPSK調(diào)制解調(diào)電路設(shè)計(jì)

    為了在CDMA系統(tǒng)中更好地應(yīng)用QDPSK數(shù)字調(diào)制方式,在分析四相相對(duì)移相(QDPSK)信號(hào)調(diào)制解調(diào)原理的基礎(chǔ)上,設(shè)計(jì)了一種QDPSK調(diào)制解調(diào)電路,它包括串并轉(zhuǎn)換、差分編碼、四相載波產(chǎn)生和選相、相干解調(diào)、差分譯碼和并串轉(zhuǎn)換電路。在MAX+PLUSⅡ軟件平臺(tái)上,進(jìn)行了編譯和波形仿真。綜合后下載到復(fù)雜可編程邏輯器件EPM7128SLC84-15中,測(cè)試結(jié)果表明,調(diào)制電路能正確選相,解調(diào)電路輸出數(shù)據(jù)與QDPSK調(diào)制輸入數(shù)據(jù)完全一致,達(dá)到了預(yù)期的設(shè)計(jì)要求。 Abstract:  In order to realize the better application of digital modulation mode QDPSK in the CDMA system, a sort of QDPSK modulation-demodulation circuit was designed based on the analysis of QDPSK signal modulation-demodulation principles. It included serial/parallel conversion circuit, differential encoding circuit, four-phase carrier wave produced and phase chosen circuit, coherent demodulation circuit, difference decoding circuit and parallel/serial conversion circuit. And it was compiled and simulated on the MAX+PLUSⅡ software platform,and downloaded into the CPLD of EPM7128SLC84-15.The test result shows that the modulation circuit can exactly choose the phase,and the output data of the demodulator circuit is the same as the input data of the QDPSK modulate. The circuit achieves the prospective requirement of the design.

    標(biāo)簽: QDPSK CPLD 調(diào)制解調(diào) 電路設(shè)計(jì)

    上傳時(shí)間: 2013-10-28

    上傳用戶:jyycc

  • CTP知識(shí)全解

      1.什么是CTP?   CTP包括幾種含義:   脫機(jī)直接制版(Computer-to-plate)   在機(jī)直接制版(Computer-to-press)   直接印刷(Computer-to-paper/print)   數(shù)字打樣(Computer-to-proof)   普通PS版直接制版技術(shù),即CTcP(Computer-to-conventional plate)   這里所論述的CTP系統(tǒng)是脫機(jī)直接制版(Computer-to-plate)。CTP就是計(jì)算機(jī)直接到印版,是一種數(shù)字化印版成像過程。CTP直接制版機(jī)與照排機(jī)結(jié)構(gòu)原理相仿。起制版設(shè)備均是用計(jì)算機(jī)直接控制,用激光掃描成像,再通過顯影、定影生成直接可上機(jī)印刷的印版。計(jì)算機(jī)直接制版是采用數(shù)字化工作流程,直接將文字、圖象轉(zhuǎn)變?yōu)閿?shù)字,直接生成印版,省去了膠片這一材料、人工拼版的過程、半自動(dòng)或全自動(dòng)曬版工序。

    標(biāo)簽: CTP

    上傳時(shí)間: 2014-01-22

    上傳用戶:魚哥哥你好

  • 賽靈思電機(jī)控制開發(fā)套件簡(jiǎn)介(英文版)

      The power of programmability gives industrial automation designers a highly efficient, cost-effective alternative to traditional motor control units (MCUs)。 The parallel-processing power, fast computational speeds, and connectivity versatility of Xilinx® FPGAs can accelerate the implementation of advanced motor control algorithms such as Field Oriented Control (FOC)。   Additionally, Xilinx devices lower costs with greater on-chip integration of system components and shorten latencies with high-performance digital signal processing (DSP) that can tackle compute-intensive functions such as PID Controller, Clark/Park transforms, and Space Vector PWM.   The Xilinx Spartan®-6 FPGA Motor Control Development Kit gives designers an ideal starting point for evaluating time-saving, proven, motor-control reference designs. The kit also shortens the process of developing custom control capabilities, with integrated peripheral functions (Ethernet, PowerLink, and PCI® Express), a motor-control FPGA mezzanine card (FMC) with built-in Texas Instruments motor drivers and high-precision Delta-Sigma modulators, and prototyping support for evaluating alternative front-end circuitry.

    標(biāo)簽: 賽靈思 電機(jī)控制 開發(fā)套件 英文

    上傳時(shí)間: 2013-10-28

    上傳用戶:wujijunshi

  • Altera recommends the following system configuration: * Pentium II 400 with 512-MB system memory (fa

    Altera recommends the following system configuration: * Pentium II 400 with 512-MB system memory (faster systems give better software performance) * SVGA monitor * CD-ROM drive * One or more of the following I/O ports: - USB port (if using Windows XP or Windows 2000) for USB-Blaster(TM) or MasterBlaster(TM) communications cables, or APU programming unit - Parallel port for ByteBlasterMV(TM) or ByteBlaster(TM) II download cables - Serial port for MasterBlaster communications cable * TCP/IP networking protocol installed * Windows 2000, Windows NT 4.0 with Service Pack 3 or later, or Windows XP * Internet Explorer 5.0 or later Memory & Disk Space Requirements USB開發(fā)

    標(biāo)簽: system configuration recommends following

    上傳時(shí)間: 2015-03-27

    上傳用戶:13188549192

  • This toolbox distributes processes over matlab workers available over the intranet/internet (SPMD or

    This toolbox distributes processes over matlab workers available over the intranet/internet (SPMD or MPMD parallel model). It is very useful for corsely granular parallelization problems and in the precesence of a distributed and heterogeneus computer enviroment. No need for configuration files ! Cross platforms, cross OS and cross MATLAB versions. Workers can be added to the parallel computation even if it has started. No need of a common file system, all comms are using tcpip connections

    標(biāo)簽: over distributes available processes

    上傳時(shí)間: 2014-01-03

    上傳用戶:希醬大魔王

  • The C# program will solve the Tower of Hanoi for a given number of rings/disks/plates and display th

    The C# program will solve the Tower of Hanoi for a given number of rings/disks/plates and display the ring/disk/plate movement. The movement will be shown graphically

    標(biāo)簽: program display number plates

    上傳時(shí)間: 2013-12-20

    上傳用戶:1966640071

  • Micro In-System Programmer Brief Installation Notes Enter the src directory. If uisp does not

    Micro In-System Programmer Brief Installation Notes Enter the src directory. If uisp does not compile successfully, add switch -DNO_DIRECT_IO in the Makefile to remove support for direct I/O port access (that may be necessary on non-PC architectures). Parallel port access should still work if you have the Linux ppdev driver (patch for 2.2.17 is in the kernel directory, ppdev is standard in 2.4 kernels). Please lobby Alan Cox to include this tiny little driver in 2.2.x too :). To make it type: make and to install it: make install If you have any further doubts, please consult UISP s homepage: http://www.nongnu.org/uisp/

    標(biāo)簽: Installation Programmer In-System directory

    上傳時(shí)間: 2013-12-23

    上傳用戶:小儒尼尼奧

主站蜘蛛池模板: 金坛市| 扶余县| 泰州市| 文成县| 辽阳市| 商洛市| 龙海市| 镇雄县| 安丘市| 云浮市| 莒南县| 昌邑市| 周宁县| 疏附县| 碌曲县| 柳州市| 墨脱县| 蓬溪县| 永清县| 独山县| 广宗县| 桂阳县| 苍溪县| 汪清县| 吕梁市| 丹东市| 黄山市| 密云县| 尼勒克县| 阜南县| 镇安县| 射阳县| 澜沧| 周至县| 新龙县| 杭锦后旗| 汽车| 维西| 平塘县| 读书| 宁都县|