亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

voltage-output

  • 3.3v看門狗芯片

    The STWD100 watchdog timer circuits are self-contained devices which prevent systemfailures that are caused by certain types of hardware errors (non-responding peripherals,bus contention, etc.) or software errors (bad code jump, code stuck in loop, etc.).The STWD100 watchdog timer has an input, WDI, and an output, WDO (see Figure 2). Theinput is used to clear the internal watchdog timer periodically within the specified timeoutperiod, twd (see Section 3: Watchdog timing). While the system is operating correctly, itperiodically toggles the watchdog input, WDI. If the system fails, the watchdog timer is notreset, a system alert is generated and the watchdog output, WDO, is asserted (seeSection 3: Watchdog timing).The STWD100 circuit also has an enable pin, EN (see Figure 2), which can enable ordisable the watchdog functionality. The EN pin is connected to the internal pull-downresistor. The device is enabled if the EN pin is left floating.

    標簽: 3.3 看門狗 芯片

    上傳時間: 2013-10-22

    上傳用戶:taiyang250072

  • 51單片機讀寫u盤(含源程序和原理圖)

    附件有51單片機加上sl811讀寫U盤的源程序和原理圖 /*--------------------------------------------------------------------------AT89X52.H Header file for the low voltage Flash Atmel AT89C52 and AT89LV52.Copyright (c) 1995-1996 Keil Software, Inc.  All rights reserved.--------------------------------------------------------------------------*/ #ifndef AT89X52_HEADER_FILE#define AT89X52_HEADER_FILE 1 /*------------------------------------------------Byte Registers------------------------------------------------*/sfr P0      = 0x80;sfr SP      = 0x81;sfr DPL     = 0x82;sfr DPH     = 0x83;sfr PCON    = 0x87;sfr TCON    = 0x88;sfr TMOD    = 0x89;sfr TL0     = 0x8A;sfr TL1     = 0x8B;sfr TH0     = 0x8C;sfr TH1     = 0x8D;sfr P1      = 0x90;sfr SCON    = 0x98;sfr SBUF    = 0x99;sfr P2      = 0xA0;sfr IE      = 0xA8;sfr P3      = 0xB0;sfr IP      = 0xB8;sfr T2CON   = 0xC8;sfr T2MOD   = 0xC9;sfr RCAP2L  = 0xCA;sfr RCAP2H  = 0xCB;sfr TL2     = 0xCC;sfr TH2     = 0xCD;sfr PSW     = 0xD0;sfr ACC     = 0xE0;sfr B       = 0xF0;

    標簽: 51單片機 讀寫 源程序 原理圖

    上傳時間: 2014-01-05

    上傳用戶:lnnn30

  • 基于DSP的新型柴油發電機勵磁控制系統研究

    在綜合分析諧波勵磁無刷同步發電機勵磁控制系統的基礎上,對其勵磁控制策略進行了研究,開發了一套基于DSP( TMS320F2812) 控制的新型柴油發電機勵磁控制系統,該系統采用參數自適應模糊PID 控制勵磁,選用交流采樣方式實時檢測各信號的瞬時特性,系統仿真結果以及在1 臺25 kW 工頻柴油發電機上的試驗結果證明了該控制器具有較好的電壓調節特性,系統穩態和暫態性能完全滿足發電機對勵磁系統的要求。關鍵詞:勵磁調節;模糊PID 控制;數字信號處理器;交流采樣 Abstract :According to the general analysis of the excitation cont rol system of the harmonious wave excitation brushless synchronous generator and it s characteristics ,a new type of diesel generator excitation cont rol system based on DSP( TMS320F2812) was designed. An adaptive fuzzy PID cont rol of excitation is used in this system. To detect the t ransient characteristics of the signals in a timely manner ,AC sampling was applied.The system simulation result s and the testing result s f rom a 25 kW diesel generator (50 Hz) can prove that the voltage regulation characteristics of the excitation cont rol system are very well ,and both the steadyOstate performance and the t ransient performance of the generator are also good.Key words :excitation cont rol ;fuzzy PID cont rol ;digital signal processor (DSP) ;AC sampling

    標簽: DSP 柴油發電機 勵磁控制 系統研究

    上傳時間: 2013-10-29

    上傳用戶:fxf126@126.com

  • 為您的FPGA選擇合適的電源

    Abstract: There are many things to consider when designing a power supply for a field-programmablegate array (FPGA). These include (but are not limited to) the high number of voltage rails, and thediffering requirements for both sequencing/tracking and the voltage ripple limits. This application noteexplains these and other power-supply considerations that an engineer must think through whendesigning a power supply for an FPGA.

    標簽: FPGA 電源

    上傳時間: 2013-11-10

    上傳用戶:iswlkje

  • XAPP806 -決定DDR反饋時鐘的最佳DCM相移

    This application note describes how to build a system that can be used for determining theoptimal phase shift for a Double Data Rate (DDR) memory feedback clock. In this system, theDDR memory is controlled by a controller that attaches to either the OPB or PLB and is used inan embedded microprocessor application. This reference system also uses a DCM that isconfigured so that the phase of its output clock can be changed while the system is running anda GPIO core that controls that phase shift. The GPIO output is controlled by a softwareapplication that can be run on a PowerPC® 405 or Microblaze™ microprocessor.

    標簽: XAPP 806 DDR DCM

    上傳時間: 2013-10-15

    上傳用戶:euroford

  • XAPP740利用AXI互聯設計高性能視頻系統

    This application note covers the design considerations of a system using the performance features of the LogiCORE™ IP Advanced eXtensible Interface (AXI) Interconnect core. The design focuses on high system throughput through the AXI Interconnect core with F MAX  and area optimizations in certain portions of the design. The design uses five AXI video direct memory access (VDMA) engines to simultaneously move 10 streams (five transmit video streams and five receive video streams), each in 1920 x 1080p format, 60 Hz refresh rate, and up to 32 data bits per pixel. Each VDMA is driven from a video test pattern generator (TPG) with a video timing controller (VTC) block to set up the necessary video timing signals. Data read by each AXI VDMA is sent to a common on-screen display (OSD) core capable of multiplexing or overlaying multiple video streams to a single output video stream. The output of the OSD core drives the DVI video display interface on the board. Performance monitor blocks are added to capture performance data. All 10 video streams moved by the AXI VDMA blocks are buffered through a shared DDR3 SDRAM memory and are controlled by a MicroBlaze™ processor. The reference system is targeted for the Virtex-6 XC6VLX240TFF1156-1 FPGA on the Xilinx® ML605 Rev D evaluation board

    標簽: XAPP 740 AXI 互聯

    上傳時間: 2013-11-14

    上傳用戶:fdmpy

  • 基于FPGA+DSP模式的智能相機設計

    針對嵌入式機器視覺系統向獨立化、智能化發展的要求,介紹了一種嵌入式視覺系統--智能相機。基于對智能相機體系結構、組成模塊和圖像采集、傳輸和處理技術的分析,對國內外的幾款智能相機進行比較。綜合技術發展現狀,提出基于FPGA+DSP模式的硬件平臺,并提出智能相機的發展方向。分析結果表明,該系統設計可以實現脫離PC運行,完成圖像獲取與分析,并作出相應輸出。 Abstract:  This paper introduced an embedded vision system-intelligent camera ,which was for embedded machine vision systems to an independent and intelligent development requirements. Intelligent camera architecture, component modules and image acquisition, transmission and processing technology were analyzed. After comparing integrated technology development of several intelligent cameras at home and abroad, the paper proposed the hardware platform based on FPGA+DSP models and made clear direction of development of intelligent cameras. On the analysis of the design, the results indicate that the system can run from the PC independently to complete the image acquisition and analysis and give a corresponding output.

    標簽: FPGA DSP 模式 智能相機

    上傳時間: 2013-10-24

    上傳用戶:bvdragon

  • 基于CPLD的QDPSK調制解調電路設計

    為了在CDMA系統中更好地應用QDPSK數字調制方式,在分析四相相對移相(QDPSK)信號調制解調原理的基礎上,設計了一種QDPSK調制解調電路,它包括串并轉換、差分編碼、四相載波產生和選相、相干解調、差分譯碼和并串轉換電路。在MAX+PLUSⅡ軟件平臺上,進行了編譯和波形仿真。綜合后下載到復雜可編程邏輯器件EPM7128SLC84-15中,測試結果表明,調制電路能正確選相,解調電路輸出數據與QDPSK調制輸入數據完全一致,達到了預期的設計要求。 Abstract:  In order to realize the better application of digital modulation mode QDPSK in the CDMA system, a sort of QDPSK modulation-demodulation circuit was designed based on the analysis of QDPSK signal modulation-demodulation principles. It included serial/parallel conversion circuit, differential encoding circuit, four-phase carrier wave produced and phase chosen circuit, coherent demodulation circuit, difference decoding circuit and parallel/serial conversion circuit. And it was compiled and simulated on the MAX+PLUSⅡ software platform,and downloaded into the CPLD of EPM7128SLC84-15.The test result shows that the modulation circuit can exactly choose the phase,and the output data of the demodulator circuit is the same as the input data of the QDPSK modulate. The circuit achieves the prospective requirement of the design.

    標簽: QDPSK CPLD 調制解調 電路設計

    上傳時間: 2014-01-13

    上傳用戶:qoovoop

  • ISM射頻接收器的基帶計算

    Abstract: Many industrial/scientific/medical (ISM) band radio frequency (RF) receivers use an external Sallen-Key datafilter and a data slicer to generate the baseband digital output. This tutorial describes the ISM-RF Baseband Calculator,which can be used to calculate the filter capacitor values and the data slicer RC components, while providing a visualexample of the baseband signals.

    標簽: ISM 射頻接收器 基帶計算

    上傳時間: 2013-11-04

    上傳用戶:jkhjkh1982

  • XAPP807-封裝最小的三態以太網MAC處理引擎

    The Tri-Mode Ethernet MAC (TEMAC) UltraController-II module is a minimal footprint,embedded network processing engine based on the PowerPC™ 405 (PPC405) processor coreand the TEMAC core embedded within a Virtex™-4 FX Platform FPGA. The TEMACUltraController-II module connects to an external PHY through Gigabit Media IndependentInterface (GMII) and Management Data Input/Output (MDIO) interfaces and supports tri-mode(10/100/1000 Mb/s) Ethernet. Software running from the processor cache reads and writesthrough an On-Chip Memory (OCM) interface to two FIFOs that act as buffers between thedifferent clock domains of the PPC405 OCM and the TEMAC.

    標簽: XAPP 807 MAC 封裝

    上傳時間: 2013-10-26

    上傳用戶:yuzsu

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产精品家庭影院| 国产欧美精品xxxx另类| 欧美成人黑人xx视频免费观看| 国产精品扒开腿做爽爽爽软件 | 久久se精品一区二区| 国产精品婷婷午夜在线观看| 亚洲一区视频| 国产中文一区| 欧美高清视频| 亚洲欧美资源在线| 亚洲成人自拍视频| 国产精品jizz在线观看美国| 欧美在线观看日本一区| 亚洲电影av| 国产精品国产a级| 久久久久久久久久久成人| 亚洲欧洲精品一区| 国产精品毛片一区二区三区| 久久亚洲国产精品日日av夜夜| 在线日韩中文字幕| 欧美日本中文字幕| 久久爱www久久做| 亚洲每日在线| 国产精品一区在线观看你懂的| 国产亚洲欧美一区在线观看| 牛夜精品久久久久久久99黑人 | 国产亚洲欧美另类中文| 亚洲欧美www| 一区二区亚洲欧洲国产日韩| 欧美色图首页| 美女诱惑一区| 久久成人av少妇免费| 亚洲精品美女在线观看| 国产亚洲精品高潮| 欧美色图麻豆| 欧美日韩八区| 欧美jizz19性欧美| 久久久久久一区| 午夜在线一区| 亚洲欧美日韩精品在线| 99精品热6080yy久久| 亚洲电影天堂av| 韩日欧美一区二区| 国产欧美一区二区在线观看| 国产精品高潮呻吟视频| 欧美精品在线一区二区| 免费成人高清在线视频| 久久综合影音| 久久久久久网| 久久精品国产视频| 欧美在线免费观看| 午夜激情久久久| 亚洲欧美区自拍先锋| 亚洲视频中文| 99综合在线| 一本色道久久综合狠狠躁篇怎么玩 | 欧美精品首页| 久久亚洲精品视频| 玖玖精品视频| 久久只有精品| 欧美综合第一页| 亚洲欧美国产视频| 亚洲欧美资源在线| 久久精品水蜜桃av综合天堂| 亚洲男人的天堂在线| 亚洲专区在线视频| 亚洲欧美清纯在线制服| 亚洲天堂成人| 亚洲欧美国产一区二区三区| 性色一区二区| 久久综合给合久久狠狠色| 欧美综合国产| 亚欧成人精品| 免费成人av在线看| 欧美日本亚洲| 欧美日韩免费一区二区三区| 欧美成人精品福利| 欧美午夜久久久| 欧美三区在线视频| 欧美三级电影精品| 国产九九精品视频| 好看的日韩视频| 亚洲精品乱码久久久久久按摩观| 亚洲精品123区| 亚洲欧洲日韩女同| 亚洲精品中文字| 在线视频亚洲| 久久福利一区| 欧美国产视频日韩| 国产精品亚发布| 亚洲国产精品激情在线观看| 夜夜嗨av色一区二区不卡| 亚洲女同精品视频| 久久久久久久性| 欧美午夜在线一二页| 狠狠做深爱婷婷久久综合一区| 亚洲欧洲一区二区三区久久| 亚洲午夜激情网站| 免费成人在线观看视频| 国产精品卡一卡二| 久久亚洲一区二区三区四区| 久热精品视频在线| 国产精品免费网站| 亚洲精品国产品国语在线app| 亚洲精品日日夜夜| 欧美在线观看一区| 欧美日韩在线观看视频| 国产伦一区二区三区色一情| 亚洲成人在线网站| 欧美在线电影| 欧美午夜不卡| 亚洲精品护士| 美女91精品| 国产久一道中文一区| 亚洲精品一区二区三区av| 欧美中文字幕在线视频| 欧美不卡高清| 在线观看亚洲视频啊啊啊啊| 午夜精品av| 欧美国产日本高清在线| 很黄很黄激情成人| 小黄鸭精品aⅴ导航网站入口| 欧美大片一区二区三区| 国产欧美亚洲视频| 亚洲性线免费观看视频成熟| 久久综合色婷婷| 国产精品美女| 日韩小视频在线观看专区| 午夜视频在线观看一区| 国产精品va在线播放| 亚洲精品乱码久久久久久久久| 久久噜噜亚洲综合| 国产一级揄自揄精品视频| 亚洲午夜精品久久| 欧美日韩国产影片| 欧美人与性动交cc0o| 亚洲国产精品久久久久秋霞不卡 | 国产农村妇女精品一二区| 日韩视频在线一区二区三区| 欧美.www| 91久久久精品| 久久婷婷影院| 国产综合色在线| 亚洲在线视频观看| 国产伦理一区| 新片速递亚洲合集欧美合集 | 久久精品一区二区三区中文字幕| 国产精品看片资源| 午夜精品一区二区三区在线播放 | 国产精品久久一级| 亚洲一区影院| 国产精品夜夜夜| 欧美一区二区三区久久精品茉莉花| 国产精品久久国产三级国电话系列| 一区二区三区免费观看| 国产精品欧美日韩一区| 久久国产婷婷国产香蕉| 亚洲国产中文字幕在线观看| 欧美精品亚洲一区二区在线播放| 一区二区三区视频在线观看| 国产精品美女xx| 久热精品视频在线| 一区二区三区日韩欧美| 国产欧美婷婷中文| 欧美大片在线观看| 亚洲欧美日韩在线综合| 在线免费观看一区二区三区| 欧美二区视频| 国产精品激情电影| 久久久久国产精品一区三寸| 亚洲青涩在线| 国产精品色网| 免费欧美高清视频| 在线视频免费在线观看一区二区| 欧美日韩一区成人| 欧美亚洲综合久久| 亚洲国产精品一区二区三区| 欧美日韩a区| 久久综合伊人77777| 亚洲一区二区免费在线| 影音先锋亚洲电影| 国产免费亚洲高清| 欧美高潮视频| 亚洲欧洲av一区二区| 亚洲第一页在线| 欧美日韩在线精品| 免费视频最近日韩| 午夜一级在线看亚洲| 91久久久国产精品| 国产亚洲免费的视频看| 美女在线一区二区| 亚洲综合精品四区| 999在线观看精品免费不卡网站| 国产精品一区二区三区成人| 欧美freesex交免费视频| 欧美在线播放高清精品| 日韩亚洲精品视频| 在线成人av| 精品999成人| 国产精品乱人伦中文|