在SBC-2410X上運(yùn)行WindowsCE所涉及的文檔,工具等。 1.目錄: NBoot_Debug: 便攜式MATRIX IV 2410X單板機(jī)WINCE.NET4.2的啟動代碼,用于調(diào)用 EBOOT,Debug時用 NBoot_Release: 便攜式MATRIX IV 2410X單板機(jī)WINCE.NET4.2的啟動代碼,用于調(diào)用 WINCE,Release時用 2.文件: NBoot_Debug.bin: 便攜式MATRIX IV 2410X單板機(jī)WINCE.NET4.2的Debug啟動代碼二進(jìn)制文件 NBoot_Release.bin: 便攜式MATRIX IV 2410X單板機(jī)WINCE.NET4.2的Release啟動代碼二進(jìn)制文件 3.WindowsCE安裝指南
標(biāo)簽: WindowsCE 2410 SBC 運(yùn)行
上傳時間: 2013-12-18
上傳用戶:Thuan
利用帶有I2C總線接口的日歷時鐘芯片DS1337,在NIOS II嵌入式系統(tǒng)平臺上實(shí)現(xiàn)一個實(shí)時時鐘,并可在顯示器上顯示出預(yù)置的時分秒。硬件平臺為Altera的Cyclone II版Nios II開發(fā)環(huán)境
上傳時間: 2013-12-19
上傳用戶:獨(dú)孤求源
在利用Verilog在FPGA平臺上輸出正弦波,實(shí)現(xiàn)芯片為Cyclone II 484C8,有管腳分配
上傳時間: 2015-11-29
上傳用戶:ainimao
以及進(jìn)行組態(tài)。因此構(gòu)建一個在工業(yè)過程監(jiān)控中應(yīng)用的系統(tǒng)平臺。在 系統(tǒng)開發(fā)中在國內(nèi)我們首次將PI}FIBLTS現(xiàn)場總線技術(shù)通過代/104總 線與WIDE操作系統(tǒng)和運(yùn)行在WINCE操作系統(tǒng)上的組態(tài)軟件IV}GSE結(jié) 合起來,進(jìn)行了全新的研究嘗試,少}取得了一定成果,為系統(tǒng)的進(jìn)- 步完善打卜了一定基礎(chǔ)。
標(biāo)簽: FIBLTS WINCE WIDE 104
上傳時間: 2013-12-17
上傳用戶:牧羊人8920
這是一個fft的IP核,安裝要求為quartus6.0以上。解壓安裝后可在quartus里例化使用,元件主要為cyclone和stratix,最大支持1024點(diǎn)的轉(zhuǎn)換。
上傳時間: 2013-12-24
上傳用戶:chenlong
Welcome to the software files for the ADS8361 to TMS320F2812! There are two project files in each of the folders McBSP, SPI and Both. Mode II and IV are explored using the McBSP port alone, as well as the SPI port. These projects are located in the SPI and McBSP folders. Modes I and III are explored using both McBSP and SPI. In Mode I, the M0 and M1 pins are controlled by use of the jumper on the evaluation module. A0 is controlled by the DX pin of the McBSP port. In Mode III, the A0, M0 and M1 pins are controlled via GPIO functions of PortF. The "SRC", "CMD" and "INCLUDE" files in the archive are from "C28x Peripheral Examples in C" (document # SPRC097). If you have questions about this or other Data Converter products, feel free to e-mail us at:
標(biāo)簽: files the software Welcome
上傳時間: 2015-12-16
上傳用戶:lixinxiang
this a pack include source code for quartus 2. It is an implementation of the LC2. The LC-2 computer is described in Introduction to Computing Systems from Bits & Gates to C & Beyond by Yale Patt and Sanjay Patel, McGraw Hill, 2001. The LC2 model can be run as a simulation or downloaded to the UP3 in a larger model, TOP_LC2 that adds video output. Push buttons reset and single step the processor and a video output display of registers is generated. This state machine VHDL-based model of the LC-2 includes all source files. Currently compiled for a Cyclone EP1C6Q240 FPGA.
標(biāo)簽: implementation include quartus source
上傳時間: 2013-12-25
上傳用戶:壞壞的華仔
一個實(shí)現(xiàn)簡單的數(shù)字鎖相環(huán)Verilog代碼,本人借鑒網(wǎng)上現(xiàn)有的代碼后經(jīng)修改在Cyclone II上調(diào)通實(shí)現(xiàn),里面有ModelSim仿真成功的波形圖
標(biāo)簽: Verilog 數(shù)字鎖相環(huán) 代碼
上傳時間: 2014-01-22
上傳用戶:003030
本文介紹了一種全新的LED顯示屏控制解決方案,主要使用Altera cyclone颶風(fēng)FPGA和16位凌陽單片機(jī)SPCE061A作為主控器件,采用較普遍的74LS595作為LED 顯示屏顯示驅(qū)動芯片。
上傳時間: 2016-04-13
上傳用戶:dyctj
利用VHDL語言實(shí)現(xiàn)在,altera 公司的cyclone芯片上實(shí)現(xiàn)數(shù)字信號的2psk調(diào)制解調(diào)功能
上傳時間: 2014-01-25
上傳用戶:xymbian
蟲蟲下載站版權(quán)所有 京ICP備2021023401號-1