亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频

蟲蟲首頁| 資源下載| 資源專輯| 精品軟件
登錄| 注冊

Higher-Order

  • MAX338/MAX339的英文數據手冊

      本軟件是關于MAX338, MAX339的英文數據手冊:MAX338, MAX339   8通道/雙4通道、低泄漏、CMOS模擬多路復用器   The MAX338/MAX339 are monolithic, CMOS analog multiplexers (muxes). The 8-channel MAX338 is designed to connect one of eight inputs to a common output by control of a 3-bit binary address. The dual, 4-channel MAX339 is designed to connect one of four inputs to a common output by control of a 2-bit binary address. Both devices can be used as either a mux or a demux. On-resistance is 400Ω max, and the devices conduct current equally well in both directions.   These muxes feature extremely low off leakages (less than 20pA at +25°C), and extremely low on-channel leakages (less than 50pA at +25°C). The new design offers guaranteed low charge injection (1.5pC typ) and electrostatic discharge (ESD) protection greater than 2000V, per method 3015.7. These improved muxes are pin-compatible upgrades for the industry-standard DG508A and DG509A. For similar Maxim devices with lower leakage and charge injection but higher on-resistance, see the MAX328 and MAX329.

    標簽: MAX 338 339 英文

    上傳時間: 2013-11-12

    上傳用戶:18711024007

  • 半導體器件物理與設計

    It would not be an exaggeration to say that semiconductor devices have transformed humanlife. From computers to communications to internet and video games these devices and the technologies they have enabled have expanded human experience in a way that is unique in history. Semiconductor devices have exploited materials, physics and imaginative applications to spawn new lifestyles. Of course for the device engineer, in spite of the advances, the challenges of reaching higher frequency, lower power consumption, higher power generation etc.

    標簽: 半導體器件 物理

    上傳時間: 2013-10-28

    上傳用戶:songnanhua

  • 《器件封裝用戶向導》賽靈思產品封裝資料

    Introduction to Xilinx Packaging Electronic packages are interconnectable housings for semiconductor devices. The major functions of the electronic packages are to provide electrical interconnections between the IC and the board and to efficiently remove heat generated by the device. Feature sizes are constantly shrinking, resulting in increased number of transistors being packed into the device. Today's submicron technology is also enabling large-scale functional integration and system-on-a-chip solutions. In order to keep pace with these new advancements in silicon technologies, semiconductor packages have also evolved to provide improved device functionality and performance. Feature size at the device level is driving package feature sizes down to the design rules of the early transistors. To meet these demands, electronic packages must be flexible to address high pin counts, reduced pitch and form factor requirements. At the same time,packages must be reliable and cost effective.

    標簽: 封裝 器件 用戶 賽靈思

    上傳時間: 2013-11-21

    上傳用戶:不懂夜的黑

  • XAPP444 - CPLD配件,技巧和竅門

    Most designers wish to utilize as much of a device as possible in order to enhance the overallproduct performance, or extend a feature set. As a design grows, inevitably it will exceed thearchitectural limitations of the device. Exactly why a design does not fit can sometimes bedifficult to determine. Programmable logic devices can be configured in almost an infinitenumber of ways. The same design may fit when you use certain implementation switches, andfail to fit when using other switches. This application note attempts to clarify the CPLD softwareimplementation (CPLDFit) options, as well as discuss implementation tips in CoolRunnerTM-IIdesigns in order to maximize CPLD utilization.

    標簽: XAPP CPLD 444 配件

    上傳時間: 2014-01-11

    上傳用戶:a471778

  • WP151 - Xilinx FPGA的System ACE配置解決方案

    Design techniques for electronic systems areconstantly changing. In industries at the heart of thedigital revolution, this change is especially acute.Functional integration, dramatic increases incomplexity, new standards and protocols, costconstraints, and increased time-to-market pressureshave bolstered both the design challenges and theopportunities to develop modern electronic systems.One trend driving these changes is the increasedintegration of core logic with previously discretefunctions to achieve higher performance and morecompact board designs.

    標簽: System Xilinx FPGA 151

    上傳時間: 2013-11-23

    上傳用戶:kangqiaoyibie

  • XAPP380 -利用CoolRunner-II CPLD創建交叉點開關

      This application note provides a functional description of VHDL source code for a N x N DigitalCrosspoint Switch. The code is designed with eight inputs and eight outputs in order to targetthe 128-macrocell CoolRunner™-II CPLD device but can be easily expanded to target higherdensity devices. To obtain the VHDL source code described in this document, go to sectionVHDL Code, page 5 for instructions.

    標簽: CoolRunner-II XAPP CPLD 380

    上傳時間: 2013-10-26

    上傳用戶:kiklkook

  • XAPP953-二維列序濾波器的實現

      This application note describes the implementation of a two-dimensional Rank Order filter. Thereference design includes the RTL VHDL implementation of an efficient sorting algorithm. Thedesign is parameterizable for input/output precision, color standards, filter kernel size,maximum horizontal resolution, and implementation options. The rank to be selected can bemodified dynamically, and the actual horizontal resolution is picked up automatically from theinput synchronization signals. The design has a fully synchronous interface through the ce, clk,and rst ports.

    標簽: XAPP 953 二維 濾波器

    上傳時間: 2013-12-14

    上傳用戶:逗逗666

  • WP312-Xilinx新一代28nm FPGA技術簡介

    Xilinx Next Generation 28 nm FPGA Technology Overview Xilinx has chosen 28 nm high-κ metal gate (HKMG) highperformance,low-power process technology and combined it with a new unified ASMBL™ architecture to create a new generation of FPGAs that offer lower power and higher performance. These devices enable unprecedented levels of integration and bandwidth and provide system architects and designers a fully programmable alternative to ASSPs and ASICs.

    標簽: Xilinx FPGA 312 WP

    上傳時間: 2013-12-07

    上傳用戶:bruce

  • 基于CPLD的QDPSK調制解調電路設計

    為了在CDMA系統中更好地應用QDPSK數字調制方式,在分析四相相對移相(QDPSK)信號調制解調原理的基礎上,設計了一種QDPSK調制解調電路,它包括串并轉換、差分編碼、四相載波產生和選相、相干解調、差分譯碼和并串轉換電路。在MAX+PLUSⅡ軟件平臺上,進行了編譯和波形仿真。綜合后下載到復雜可編程邏輯器件EPM7128SLC84-15中,測試結果表明,調制電路能正確選相,解調電路輸出數據與QDPSK調制輸入數據完全一致,達到了預期的設計要求。 Abstract:  In order to realize the better application of digital modulation mode QDPSK in the CDMA system, a sort of QDPSK modulation-demodulation circuit was designed based on the analysis of QDPSK signal modulation-demodulation principles. It included serial/parallel conversion circuit, differential encoding circuit, four-phase carrier wave produced and phase chosen circuit, coherent demodulation circuit, difference decoding circuit and parallel/serial conversion circuit. And it was compiled and simulated on the MAX+PLUSⅡ software platform,and downloaded into the CPLD of EPM7128SLC84-15.The test result shows that the modulation circuit can exactly choose the phase,and the output data of the demodulator circuit is the same as the input data of the QDPSK modulate. The circuit achieves the prospective requirement of the design.

    標簽: QDPSK CPLD 調制解調 電路設計

    上傳時間: 2013-10-28

    上傳用戶:jyycc

  • pci e PCB設計規范

    This document provides practical, common guidelines for incorporating PCI Express interconnect layouts onto Printed Circuit Boards (PCB) ranging from 4-layer desktop baseboard designs to 10- layer or more server baseboard designs. Guidelines and constraints in this document are intended for use on both baseboard and add-in card PCB designs. This includes interconnects between PCI Express devices located on the same baseboard (chip-to-chip routing) and interconnects between a PCI Express device located “down” on the baseboard and a device located “up” on an add-in card attached through a connector. This document is intended to cover all major components of the physical interconnect including design guidelines for the PCB traces, vias and AC coupling capacitors, as well as add-in card edge-finger and connector considerations. The intent of the guidelines and examples is to help ensure that good high-speed signal design practices are used and that the timing/jitter and loss/attenuation budgets can also be met from end-to-end across the PCI Express interconnect. However, while general physical guidelines and suggestions are given, they may not necessarily guarantee adequate performance of the interconnect for all layouts and implementations. Therefore, designers should consider modeling and simulation of the interconnect in order to ensure compliance to all applicable specifications. The document is composed of two main sections. The first section provides an overview of general topology and interconnect guidelines. The second section concentrates on physical layout constraints where bulleted items at the beginning of a topic highlight important constraints, while the narrative that follows offers additional insight.  

    標簽: pci PCB 設計規范

    上傳時間: 2014-01-24

    上傳用戶:s363994250

亚洲欧美第一页_禁久久精品乱码_粉嫩av一区二区三区免费野_久草精品视频
国产综合婷婷| 欧美日韩综合一区| 亚洲国产一区二区三区在线播| 99国产精品久久久久久久| 国产精品网站在线播放| 欧美激情1区| 亚洲视频日本| 亚洲综合精品自拍| 国产麻豆精品在线观看| 国产精品视频一二三| 国产视频一区在线观看一区免费| 红桃av永久久久| 亚洲视频播放| 久久精品国产清自在天天线| 欧美激情一区二区三区蜜桃视频| 国产精品女人久久久久久| 亚洲国产va精品久久久不卡综合| 亚洲视频日本| 欧美电影美腿模特1979在线看| 国产精品久久久久久久久借妻| 亚洲日本黄色| 影音先锋久久久| 欧美精品啪啪| 欧美成人午夜影院| 久久久久久亚洲精品中文字幕| 国产精品亚洲综合色区韩国| 久久精品人人做人人爽电影蜜月| 亚洲欧美日韩国产| 欧美伊人影院| 欧美日韩成人网| 一区二区三区四区精品| 久久婷婷久久| 国产伦精品一区二区三区免费迷| 麻豆久久婷婷| 久久综合色88| 久久aⅴ国产欧美74aaa| 欧美视频国产精品| 99re视频这里只有精品| 欧美高清视频一区| 黄色在线一区| 久久香蕉国产线看观看av| 欧美性生交xxxxx久久久| 日韩视频一区二区| 欧美在线一级视频| 亚洲永久免费观看| 欧美精品日韩综合在线| 欧美日韩高清在线播放| 国产精品亚洲不卡a| 久久九九全国免费精品观看| 欧美日韩一区二区在线观看视频 | 欧美va日韩va| 亚洲国内欧美| 亚洲在线免费观看| 久久久亚洲精品一区二区三区| 久久人人精品| 黄色成人在线网站| 狠狠色狠狠色综合日日91app| 国产欧美日韩在线| 欧美xx视频| 国内精品久久久久影院薰衣草| 午夜一级久久| 国产亚洲亚洲| 美女国产一区| 亚洲欧洲精品一区二区三区 | 午夜国产一区| 国产欧美亚洲视频| 老司机午夜精品视频在线观看| 亚洲人体一区| 国产精品女人网站| 久久久国产午夜精品| 久久久99爱| 激情欧美一区二区三区在线观看| 欧美一区二区三区久久精品 | 亚洲性感激情| 欧美四级剧情无删版影片| 亚洲香蕉在线观看| 国产日韩在线播放| 欧美成人综合| 亚洲一区综合| 国内偷自视频区视频综合| 欧美精品一区在线观看| 欧美中文字幕在线| 日韩视频在线永久播放| 国产一区二区三区四区| 欧美激情一区二区三区在线| 欧美国产第一页| 中日韩高清电影网| 欧美成人有码| 亚洲综合色视频| 国产三级欧美三级| 久久青青草原一区二区| 99国产精品久久久久久久成人热 | 欧美欧美在线| 国产综合婷婷| 国产精品视频观看| 欧美精品亚洲精品| 亚洲第一区中文99精品| 欧美成人性生活| 精品成人一区二区| 亚洲第一精品久久忘忧草社区| 国产精品毛片在线| 在线不卡欧美| 欧美影院一区| 国内精品久久久久伊人av| 亚洲伦理在线观看| 国产一区二区三区高清播放| 午夜精品久久久久久久99水蜜桃| 在线观看一区视频| 欧美精品aa| 香蕉尹人综合在线观看| 欧美一级片在线播放| 国产精品黄视频| 久久精品视频va| 亚洲韩国青草视频| 国产亚洲福利| 一本久久综合亚洲鲁鲁五月天| 国产日韩欧美制服另类| 欧美日韩高清在线一区| 久久久久一区二区| 国内偷自视频区视频综合| 国产酒店精品激情| 国产美女精品| 欧美亚州一区二区三区| 国产精品视频你懂的| 欧美日韩成人精品| 韩国av一区二区三区| 欧美日韩国产在线播放网站| 欧美午夜不卡| 欧美大成色www永久网站婷| 欧美日韩理论| 欧美日一区二区在线观看| 99re8这里有精品热视频免费| 欧美中文字幕在线视频| 久久深夜福利| 一本色道久久综合亚洲精品不 | 欧美精品在线播放| 亚洲一区二区三| 亚洲欧洲精品成人久久奇米网| 国产视频一区三区| 一区二区三区在线高清| 国产视频精品免费播放| 国产亚洲欧美日韩一区二区| 欧美激情一区二区三区在线视频观看 | 国产精品vvv| 久久久久久亚洲综合影院红桃 | 国产免费观看久久| 欧美日韩国产高清| 欧美日本韩国一区二区三区| 欧美电影在线观看完整版| 欧美日韩免费观看一区| 欧美日韩一区二区视频在线观看| 国产精品国产三级国产普通话99 | 欧美精品激情在线观看| 欧美精品自拍| 美玉足脚交一区二区三区图片| 亚洲欧洲三级电影| 亚洲精品久久久久久一区二区| 欧美特黄视频| 国产精品99免视看9| 激情偷拍久久| 激情综合电影网| 一本久久综合亚洲鲁鲁| 亚洲视频中文| 久久精品水蜜桃av综合天堂| 免播放器亚洲| 国产精品美女诱惑| 欧美高清在线视频观看不卡| 国产精品麻豆va在线播放| 欧美日韩亚洲综合| 狠狠久久婷婷| 亚洲女人天堂成人av在线| 欧美成人在线免费视频| 免费久久精品视频| 欧美一区二区三区精品电影| 亚洲高清色综合| 欧美剧在线免费观看网站| 女女同性精品视频| 欧美精品不卡| 亚洲一二三区在线| 黄网站免费久久| 欧美午夜精品| 国产精品免费视频xxxx| 午夜精品久久久久99热蜜桃导演| 欧美日韩免费观看一区| 美女黄毛**国产精品啪啪| 亚洲神马久久| 欧美视频手机在线| 在线欧美视频| 亚洲私人影院| 欧美精品在线免费观看| 国产精品入口福利| 亚洲五月六月| 国产精品区一区二区三区| 这里只有视频精品| 欧美性事免费在线观看| 亚洲精品一区二区网址| 欧美华人在线视频| 黄色在线一区| 噜噜爱69成人精品| 国产一区二区三区视频在线观看|