書籍“無線通信fpga設計”里的源代碼實例,里面有verilog和MATLAB兩種語言實例
上傳時間: 2013-08-07
上傳用戶:jackandlee
Mars-SP3-U FPGA開發(fā)板說明,針對Xilinx的XC3S400,有對原理圖的說明和實例操作說明
上傳時間: 2013-08-15
上傳用戶:songnanhua
:針對現(xiàn)場可編程門陣列(FPGA)芯片的特點,研究FPGA中雙向端口I/O的設計,同時給出仿真初始化雙向端口I/O的方法。采用這種雙向端口的設計方法,選用Xilinx的Spartan2E芯片設計一個多通道圖像信號處理系統(tǒng)。
上傳時間: 2013-08-17
上傳用戶:xiaoyunyun
FPGA設計全流程:Modelsim>>Synplify.Pro>>ISE\\r\\n第一章 Modelsim編譯Xilinx庫\\r\\n第二章 調用Xilinx CORE-Generator\\r\\n第三章 使用Synplify.Pro綜合HDL和內核\\r\\n第四章 綜合后的項目執(zhí)行\(zhòng)\r\\n第五章 不同類型結構的仿真
上傳時間: 2013-08-20
上傳用戶:cuibaigao
在利用FPGA實現(xiàn)數(shù)字信號處理方面,分布式算法發(fā)揮著關鍵作用,與傳統(tǒng)的乘積-積結構相比,具有并行處理的高效性特點。詳細研究了基于FPGA、采用分布式算法實現(xiàn)FIR數(shù)字濾波器的原理和方法,并通過Xilinx ISE在Modelsim下進行了仿真。
標簽: FPGA 數(shù)字信號處理 方面
上傳時間: 2013-08-30
上傳用戶:宋桃子
基于matlab軟件開發(fā)平臺,介紹FPGA開發(fā)環(huán)境的構建
上傳時間: 2013-09-02
上傳用戶:xhwst
用8031加載ALtera的FPGA,也可用于Xilinx的FPGA的加載
上傳時間: 2013-09-06
上傳用戶:txfyddz
CPLD/FPGA是目前誚用最為廣泛的兩種可編程專用集成電路(ASIC),特別適合于產品的樣品開發(fā)與小批量生產。本書從現(xiàn)代電子系統(tǒng)設計的角度出發(fā),以全球著名的可編程邏輯器件供應商Xilinx公司的產品為背景,系統(tǒng)全面地介紹該公司的CPLD/FPGA產品的結構原理、性能特點、設計方法以及相應的EDA工具軟件,重點介紹CPLD/FPGA在數(shù)字系統(tǒng)設計、數(shù)字通信與數(shù)字信號處理等領域中的應用。\r\n 本書內容新穎、技術先進、由淺入深,既有關于大規(guī)??删庉嬤壿嬈骷南到y(tǒng)論述,又有豐富的設計應用實例。對于從事各類
標簽: CPLD FPGA 數(shù)字系統(tǒng)設計 電子書
上傳時間: 2013-09-06
上傳用戶:Maple
中文版詳情瀏覽:http://www.elecfans.com/emb/fpga/20130715324029.html Xilinx UltraScale:The Next-Generation Architecture for Your Next-Generation Architecture The Xilinx® UltraScale™ architecture delivers unprecedented levels of integration and capability with ASIC-class system- level performance for the most demanding applications. The UltraScale architecture is the industr y's f irst application of leading-edge ASIC architectural enhancements in an All Programmable architecture that scales from 20 nm planar through 16 nm FinFET technologies and beyond, in addition to scaling from monolithic through 3D ICs. Through analytical co-optimization with the X ilinx V ivado® Design Suite, the UltraScale architecture provides massive routing capacity while intelligently resolving typical bottlenecks in ways never before possible. This design synergy achieves greater than 90% utilization with no performance degradation. Some of the UltraScale architecture breakthroughs include: • Strategic placement (virtually anywhere on the die) of ASIC-like system clocks, reducing clock skew by up to 50% • Latency-producing pipelining is virtually unnecessary in systems with massively parallel bus architecture, increasing system speed and capability • Potential timing-closure problems and interconnect bottlenecks are eliminated, even in systems requiring 90% or more resource utilization • 3D IC integration makes it possible to build larger devices one process generation ahead of the current industr y standard • Greatly increased system performance, including multi-gigabit serial transceivers, I/O, and memor y bandwidth is available within even smaller system power budgets • Greatly enhanced DSP and packet handling The Xilinx UltraScale architecture opens up whole new dimensions for designers of ultra-high-capacity solutions.
標簽: UltraScale Xilinx 架構
上傳時間: 2013-11-13
上傳用戶:瓦力瓦力hong
fpga
上傳時間: 2013-12-19
上傳用戶:wangrong