The first task at hand is to set up the endpoints appropriately for this example. The following code switches the CPU CLOCK speed to 48 MHz (since at power-on default it is 12 MHz), and sets up EP2 as a Bulk OUT endpoint, 4x buffered of size 512, and EP6 as a Bulk IN endpoint, also 4x buffered of size 512. This set-up utilizes the maximum allotted 4-KB FIFO space. It also sets up the FIFOs for manual mode, word-wide operation, and goes through a FIFO reset and arming sequence to ensure that they are ready for data operations
標簽: appropriately The endpoints following
上傳時間: 2013-12-02
上傳用戶:dianxin61
在主機上編譯后,上傳CLOCK,重起開發板。 在主機上編譯后,上傳CLOCK,重起開發板。
上傳時間: 2014-11-26
上傳用戶:xaijhqx
在主機上編譯后,上傳INT,重起開發板。 在主機上編譯后,上傳CLOCK,重起開發板。
上傳時間: 2016-03-20
上傳用戶:sammi
小而全的軟盤鏡像文件,原創!fbdisk-壞道屏蔽;CLOCK-時鐘顯示;支持DOS下USB,快速分區;殺進程killer.exe gdisk-最好的分區工具,方法見fd.txt。
上傳時間: 2013-12-13
上傳用戶:playboys0
This example describes how to use the ADC and DMA to transfer continuously converted data from ADC to a data buffer. The ADC is configured to converts continuously ADC channel14. Each time an end of conversion occurs the DMA transfers, in circular mode, the converted data from ADC1 DR register to the ADC_ConvertedValue variable. The ADC1 CLOCK is set to 14 MHz.
標簽: continuously ADC describes converted
上傳時間: 2014-01-03
上傳用戶:徐孺
NRF905驅動代碼 // The content of this struct is nRF905 s initialize data. // CH_NO=1 433MHZ Normal Opration,No Retrans RX,TX Address is 4 Bytes // RX TX Payload Width is 32 Bytes Disable Extern CLOCK Fosc=16MHZ // 8 Bits CRC And enable
標簽: initialize 905 content Normal
上傳時間: 2013-12-16
上傳用戶:lanjisu111
vhdl編寫,8b—10b 編解碼器設計 Encoder: 8b/10b Encoder (file: 8b10b_enc.vhd) Synchronous CLOCKed inputs (latched on each CLOCK rising edge) 8-bit parallel unencoded data input KI input selects data or control encoding Asynchronous active high reset initializes all logic Encoded data output 10-bit parallel encoded output valid 1 CLOCK later Decoder: 8b/10b Decoder (file: 8b10b_dec.vhd) Synchronous CLOCKed inputs (latched on each CLOCK rising edge) 10-bit parallel encoded data input Asynchronous active high reset initializes all logic Decoded data, disparity and KO outputs 8-bit parallel unencoded output valid 1 CLOCK later
上傳時間: 2016-05-05
上傳用戶:gundamwzc
16位cpu設計VHDL源碼,其中包括alu,CLOCK,memory等部分的設計
上傳時間: 2016-06-30
上傳用戶:saharawalker
This assignment requires you to complete the dynamic drawing components of the Date/Time Control Panel from the previous two programming assignments. In particular, you will be moving the map found in the "Time Zone" tab when the time zone changes and will be drawing a CLOCK face corresponding to the time setting.
標簽: assignment components the requires
上傳時間: 2016-07-03
上傳用戶:JIUSHICHEN
s3c2410平臺的開發詳解 包括 開發環境 linux的 還有 gdb的 還有基礎實驗 包括LED I/O, linux, memory , flash , uart , 中斷,timer ,mmu, CLOCK還有bootloader vivi等 初學者的 寶典 強烈推薦
標簽: linux s3c2410 memory flash
上傳時間: 2014-01-25
上傳用戶:wangyi39